From nobody Fri Dec 19 22:07:30 2025 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1754564556323423.2961826659712; Thu, 7 Aug 2025 04:02:36 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1ujyNl-0001vn-9y; Thu, 07 Aug 2025 07:02:01 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1ujyNh-0001Zd-Eb for qemu-devel@nongnu.org; Thu, 07 Aug 2025 07:01:57 -0400 Received: from sgoci-sdnproxy-4.icoremail.net ([129.150.39.64]) by eggs.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1ujyNf-0001N1-CB for qemu-devel@nongnu.org; Thu, 07 Aug 2025 07:01:57 -0400 Received: from prodtpl.icoremail.net (unknown [10.12.1.20]) by hzbj-icmmx-7 (Coremail) with SMTP id AQAAfwAX9Rwjh5Rotg8RBQ--.146S2; Thu, 07 Aug 2025 18:59:47 +0800 (CST) Received: from phytium.com.cn (unknown [218.76.62.144]) by mail (Coremail) with SMTP id AQAAfwDHTwcSh5RoT_kKAA--.12934S4; Thu, 07 Aug 2025 18:59:44 +0800 (CST) From: wangyuquan To: jonathan.cameron@huawei.com, fan.ni@samsung.com, mst@redhat.com, marcel.apfelbaum@gmail.com, rad@semihalf.com, peter.maydell@linaro.org, leif.lindholm@oss.qualcomm.com, graf@amazon.com, claudio.fontana@huawei.com, philmd@linaro.org, richard.henderson@linaro.org Cc: chenbaozi@phytium.com.cn, qemu-devel@nongnu.org, linux-cxl@vger.kernel.org, wangyuquan Subject: [RFC QEMU PATCH v4 1/2] hw/pxb-cxl: Rename the pxb cxl host bridge Date: Thu, 7 Aug 2025 18:59:09 +0800 Message-Id: <20250807105910.240070-2-wangyuquan1236@phytium.com.cn> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250807105910.240070-1-wangyuquan1236@phytium.com.cn> References: <20250807105910.240070-1-wangyuquan1236@phytium.com.cn> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-CM-TRANSID: AQAAfwDHTwcSh5RoT_kKAA--.12934S4 X-CM-SenderInfo: 5zdqw5pxtxt0arstlqxsk13x1xpou0fpof0/1tbiAQAPAWiTrgAFiAAAsX Authentication-Results: hzbj-icmmx-7; spf=neutral smtp.mail=wangyuquan 1236@phytium.com.cn; X-Coremail-Antispam: 1Uk129KBjvJXoW7ZF1UWr4ktw45Xw45WrW7Jwb_yoW8uryUpF yFg3W5tr1DJFWjkw4fCa4kXFyUC3Z7GrWrZFs7Gwn2kF1xWFyYqrsFka4IvF1UJFW0kFyj va1jvFW8uw4fAaUanT9S1TB71UUUUUDqnTZGkaVYY2UrUUUUj1kv1TuYvTs0mT0YCTnIWj DUYxn0WfASr-VFAU7a7-sFnT9fnUUIcSsGvfJ3UbIYCTnIWIevJa73UjIFyTuYvj4RJUUU UUUUU Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=129.150.39.64; envelope-from=wangyuquan1236@phytium.com.cn; helo=sgoci-sdnproxy-4.icoremail.net X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H3=0.001, RCVD_IN_MSPIKE_WL=0.001, RCVD_IN_VALIDITY_CERTIFIED_BLOCKED=0.001, RCVD_IN_VALIDITY_RPBL_BLOCKED=0.001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZM-MESSAGEID: 1754564557585116600 Content-Type: text/plain; charset="utf-8" This renames some descriptions and definitions of pxb cxl host bridge, since the original names can be confusing. Signed-off-by: Yuquan Wang Acked-by: Jonathan Cameron --- hw/pci-bridge/pci_expander_bridge.c | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) diff --git a/hw/pci-bridge/pci_expander_bridge.c b/hw/pci-bridge/pci_expand= er_bridge.c index 3a29dfefc2..bd637786d0 100644 --- a/hw/pci-bridge/pci_expander_bridge.c +++ b/hw/pci-bridge/pci_expander_bridge.c @@ -201,7 +201,7 @@ static void pxb_cxl_realize(DeviceState *dev, Error **e= rrp) } =20 /* - * Host bridge realization has no means of knowning state associated + * PXB Host bridge realization has no means of knowning state associated * with a particular machine. As such, it is nececssary to delay * final setup of the host bridge register space until later in the * machine bring up. @@ -240,7 +240,7 @@ static void pxb_cxl_host_class_init(ObjectClass *class,= const void *data) * This is a device to handle the MMIO for a CXL host bridge. It does noth= ing * else. */ -static const TypeInfo cxl_host_info =3D { +static const TypeInfo pxb_cxl_host_info =3D { .name =3D TYPE_PXB_CXL_HOST, .parent =3D TYPE_PCI_HOST_BRIDGE, .instance_size =3D sizeof(CXLHost), @@ -522,7 +522,7 @@ static void pxb_cxl_dev_class_init(ObjectClass *klass, = const void *data) * vendor, device, class, etc. ids are intentionally left out. */ =20 - dc->desc =3D "CXL Host Bridge"; + dc->desc =3D "PXB CXL Host Bridge"; device_class_set_props(dc, pxb_cxl_dev_properties); set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); =20 @@ -549,7 +549,7 @@ static void pxb_register_types(void) type_register_static(&pxb_pcie_bus_info); type_register_static(&pxb_cxl_bus_info); type_register_static(&pxb_host_info); - type_register_static(&cxl_host_info); + type_register_static(&pxb_cxl_host_info); type_register_static(&pxb_dev_info); type_register_static(&pxb_pcie_dev_info); type_register_static(&pxb_cxl_dev_info); --=20 2.34.1 From nobody Fri Dec 19 22:07:30 2025 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1754564463134297.25046274131626; Thu, 7 Aug 2025 04:01:03 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1ujyLt-0001m8-Gk; Thu, 07 Aug 2025 07:00:06 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1ujyLo-0001U4-AE for qemu-devel@nongnu.org; Thu, 07 Aug 2025 07:00:00 -0400 Received: from sgoci-sdnproxy-4.icoremail.net ([129.150.39.64]) by eggs.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1ujyLj-0000qC-VE for qemu-devel@nongnu.org; Thu, 07 Aug 2025 07:00:00 -0400 Received: from prodtpl.icoremail.net (unknown [10.12.1.20]) by hzbj-icmmx-7 (Coremail) with SMTP id AQAAfwBXPycjh5Ro4A8RBQ--.37S2; Thu, 07 Aug 2025 18:59:47 +0800 (CST) Received: from phytium.com.cn (unknown [218.76.62.144]) by mail (Coremail) with SMTP id AQAAfwDHTwcSh5RoT_kKAA--.12934S5; Thu, 07 Aug 2025 18:59:46 +0800 (CST) From: wangyuquan To: jonathan.cameron@huawei.com, fan.ni@samsung.com, mst@redhat.com, marcel.apfelbaum@gmail.com, rad@semihalf.com, peter.maydell@linaro.org, leif.lindholm@oss.qualcomm.com, graf@amazon.com, claudio.fontana@huawei.com, philmd@linaro.org, richard.henderson@linaro.org Cc: chenbaozi@phytium.com.cn, qemu-devel@nongnu.org, linux-cxl@vger.kernel.org, Yuquan Wang Subject: [RFC QEMU PATCH v4 2/2] pci-host/cxl: Support creation of a new CXL Host Bridge Date: Thu, 7 Aug 2025 18:59:10 +0800 Message-Id: <20250807105910.240070-3-wangyuquan1236@phytium.com.cn> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250807105910.240070-1-wangyuquan1236@phytium.com.cn> References: <20250807105910.240070-1-wangyuquan1236@phytium.com.cn> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-CM-TRANSID: AQAAfwDHTwcSh5RoT_kKAA--.12934S5 X-CM-SenderInfo: 5zdqw5pxtxt0arstlqxsk13x1xpou0fpof0/1tbiAQAPAWiTrgAFigAAsV Authentication-Results: hzbj-icmmx-7; spf=neutral smtp.mail=wangyuquan 1236@phytium.com.cn; X-Coremail-Antispam: 1Uk129KBjvJXoW3tFWUAF4UKF43Xr13Gw4UJwb_yoWkCw13pF 909r13Gr48GFW7ZrZ7ta9rGF1xWa1kGFW5C397uwn2yF1xK34qqr4vkay2vFyUCFWUAry5 WFW0qFykGa1UJr7anT9S1TB71UUUUUJqnTZGkaVYY2UrUUUUj1kv1TuYvTs0mT0YCTnIWj DUYxn0WfASr-VFAU7a7-sFnT9fnUUIcSsGvfJ3UbIYCTnIWIevJa73UjIFyTuYvj4RJUUU UUUUU Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=129.150.39.64; envelope-from=wangyuquan1236@phytium.com.cn; helo=sgoci-sdnproxy-4.icoremail.net X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H3=0.001, RCVD_IN_MSPIKE_WL=0.001, RCVD_IN_VALIDITY_CERTIFIED_BLOCKED=0.001, RCVD_IN_VALIDITY_RPBL_BLOCKED=0.001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZM-MESSAGEID: 1754564465248116600 Content-Type: text/plain; charset="utf-8" From: Yuquan Wang Define a new CXL host bridge type (TYPE_CXL_HOST). This is an independent CXL host bridge which combined GPEX features (ECAM, MMIO windows and irq) and CXL Host Bridge Component Registers (CHBCR). The root bus path of CXL_HOST is "0001:00", that would not affect the original PCIe host topology on some platforms. In the previous, the pxb-cxl-host with any CXL root ports and CXL endpoint devices would share the resources (like BDF, MMIO space) of the original pcie domain, but it would cause some platforms like sbsa-ref are unable to support the original number of PCIe devices. The new type provides a solution to resolve the problem. Signed-off-by: Yuquan Wang Acked-by: Jonathan Cameron --- hw/cxl/cxl-host.c | 56 +++++++--- hw/pci-host/Kconfig | 4 + hw/pci-host/cxl.c | 146 ++++++++++++++++++++++++++ hw/pci-host/meson.build | 1 + include/hw/cxl/cxl.h | 7 +- include/hw/pci-host/cxl_host_bridge.h | 24 +++++ 6 files changed, 225 insertions(+), 13 deletions(-) create mode 100644 hw/pci-host/cxl.c create mode 100644 include/hw/pci-host/cxl_host_bridge.h diff --git a/hw/cxl/cxl-host.c b/hw/cxl/cxl-host.c index 5c2ce25a19..cedc11459d 100644 --- a/hw/cxl/cxl-host.c +++ b/hw/cxl/cxl-host.c @@ -16,11 +16,13 @@ #include "qapi/qapi-visit-machine.h" #include "hw/cxl/cxl.h" #include "hw/cxl/cxl_host.h" +#include "hw/irq.h" #include "hw/pci/pci_bus.h" #include "hw/pci/pci_bridge.h" #include "hw/pci/pci_host.h" #include "hw/pci/pcie_port.h" #include "hw/pci-bridge/pci_expander_bridge.h" +#include "hw/pci-host/cxl_host_bridge.h" =20 static void cxl_fixed_memory_window_config(CXLFixedMemoryWindowOptions *ob= ject, int index, Error **errp) @@ -84,14 +86,16 @@ static int cxl_fmws_link(Object *obj, void *opaque) Object *o; bool ambig; =20 - o =3D object_resolve_path_type(fw->targets[i], TYPE_PXB_CXL_DEV, + o =3D object_resolve_path_type(fw->targets[i], TYPE_DEVICE, &ambig); - if (!o) { + if (object_dynamic_cast(o, TYPE_PXB_CXL_DEV) || + object_dynamic_cast(o, TYPE_CXL_HOST)) { + fw->target_hbs[i] =3D o; + } else { error_setg(&error_fatal, "Could not resolve CXLFM target %s", fw->targets[i]); return 1; } - fw->target_hbs[i] =3D PXB_CXL_DEV(o); } return 0; } @@ -159,6 +163,7 @@ static bool cxl_hdm_find_target(uint32_t *cache_mem, hw= addr addr, static PCIDevice *cxl_cfmws_find_device(CXLFixedWindow *fw, hwaddr addr) { CXLComponentState *hb_cstate, *usp_cstate; + CXLHostBridge *cxlhost; PCIHostState *hb; CXLUpstreamPort *usp; int rb_index; @@ -166,23 +171,50 @@ static PCIDevice *cxl_cfmws_find_device(CXLFixedWindo= w *fw, hwaddr addr) uint8_t target; bool target_found; PCIDevice *rp, *d; + Object *o; =20 /* Address is relative to memory region. Convert to HPA */ addr +=3D fw->base; =20 rb_index =3D (addr / cxl_decode_ig(fw->enc_int_gran)) % fw->num_target= s; - hb =3D PCI_HOST_BRIDGE(fw->target_hbs[rb_index]->cxl_host_bridge); - if (!hb || !hb->bus || !pci_bus_is_cxl(hb->bus)) { - return NULL; - } - - if (cxl_get_hb_passthrough(hb)) { - rp =3D pcie_find_port_first(hb->bus); - if (!rp) { + o =3D fw->target_hbs[rb_index]; + if (object_dynamic_cast(o, TYPE_PXB_CXL_DEV)) { + hb =3D PCI_HOST_BRIDGE(PXB_CXL_DEV(o)->cxl_host_bridge); + if (!hb || !hb->bus || !pci_bus_is_cxl(hb->bus)) { return NULL; } + + if (cxl_get_hb_passthrough(hb)) { + rp =3D pcie_find_port_first(hb->bus); + if (!rp) { + return NULL; + } + } else { + hb_cstate =3D cxl_get_hb_cstate(hb); + if (!hb_cstate) { + return NULL; + } + + cache_mem =3D hb_cstate->crb.cache_mem_registers; + + target_found =3D cxl_hdm_find_target(cache_mem, addr, &target); + if (!target_found) { + return NULL; + } + + rp =3D pcie_find_port_by_pn(hb->bus, target); + if (!rp) { + return NULL; + } + } } else { - hb_cstate =3D cxl_get_hb_cstate(hb); + hb =3D PCI_HOST_BRIDGE(o); + if (!hb || !hb->bus || !pci_bus_is_cxl(hb->bus)) { + return NULL; + } + + cxlhost =3D CXL_HOST(hb); + hb_cstate =3D &cxlhost->cxl_cstate; if (!hb_cstate) { return NULL; } diff --git a/hw/pci-host/Kconfig b/hw/pci-host/Kconfig index 9824fa188d..33ab945d38 100644 --- a/hw/pci-host/Kconfig +++ b/hw/pci-host/Kconfig @@ -75,6 +75,10 @@ config PCI_POWERNV select MSI_NONBROKEN select PCIE_PORT =20 +config CXL_HOST_BRIDGE + bool + select PCI_EXPRESS + config REMOTE_PCIHOST bool =20 diff --git a/hw/pci-host/cxl.c b/hw/pci-host/cxl.c new file mode 100644 index 0000000000..cffe392fbf --- /dev/null +++ b/hw/pci-host/cxl.c @@ -0,0 +1,146 @@ +/* + * QEMU CXL Host Bridge Emulation + * + * Copyright (C) 2025, Phytium Technology Co, Ltd. All rights reserved. + * + * Based on gpex.c + * + * SPDX-License-Identifier: GPL-2.0-or-later + */ + +#include "qemu/osdep.h" +#include "hw/pci/pci_bus.h" +#include "hw/pci-host/cxl_host_bridge.h" + +static void cxl_host_set_irq(void *opaque, int irq_num, int level) +{ + CXLHostBridge *host =3D opaque; + + qemu_set_irq(host->irq[irq_num], level); +} + +int cxl_host_set_irq_num(CXLHostBridge *host, int index, int gsi) +{ + if (index >=3D PCI_NUM_PINS) { + return -EINVAL; + } + + host->irq_num[index] =3D gsi; + return 0; +} + +static PCIINTxRoute cxl_host_route_intx_pin_to_irq(void *opaque, int pin) +{ + CXLHostBridge *host =3D opaque; + int gsi =3D host->irq_num[pin]; + PCIINTxRoute route =3D { + .irq =3D gsi, + .mode =3D gsi < 0 ? PCI_INTX_DISABLED : PCI_INTX_ENABLED, + }; + + return route; +} + +static const char *cxl_host_root_bus_path(PCIHostState *host_bridge, + PCIBus *rootbus) +{ + return "0001:00"; +} + +void cxl_host_hook_up_registers(CXLState *cxl_state, CXLHostBridge *host) +{ + CXLComponentState *cxl_cstate =3D &host->cxl_cstate; + struct MemoryRegion *mr =3D &cxl_cstate->crb.component_registers; + + memory_region_add_subregion(&cxl_state->host_mr, 0, mr); +} + +static void cxl_host_reset(CXLHostBridge *host) +{ + CXLComponentState *cxl_cstate =3D &host->cxl_cstate; + uint32_t *reg_state =3D cxl_cstate->crb.cache_mem_registers; + uint32_t *write_msk =3D cxl_cstate->crb.cache_mem_regs_write_mask; + + cxl_component_register_init_common(reg_state, write_msk, CXL2_RC); + + ARRAY_FIELD_DP32(reg_state, CXL_HDM_DECODER_CAPABILITY, TARGET_COUNT, + 8); +} + +static void cxl_host_realize(DeviceState *dev, Error **errp) +{ + SysBusDevice *sbd =3D SYS_BUS_DEVICE(dev); + CXLHostBridge *host =3D CXL_HOST(dev); + CXLComponentState *cxl_cstate =3D &host->cxl_cstate; + struct MemoryRegion *mr =3D &cxl_cstate->crb.component_registers; + PCIHostState *pci =3D PCI_HOST_BRIDGE(dev); + PCIExpressHost *pex =3D PCIE_HOST_BRIDGE(dev); + int i; + + cxl_host_reset(host); + cxl_component_register_block_init(OBJECT(dev), cxl_cstate, TYPE_CXL_HO= ST); + sysbus_init_mmio(sbd, mr); + + pcie_host_mmcfg_init(pex, PCIE_MMCFG_SIZE_MAX); + sysbus_init_mmio(sbd, &pex->mmio); + + memory_region_init(&host->mmio, OBJECT(host), "cxl_host_mmio", + UINT64_MAX); + + memory_region_init_io(&host->mmio_window, OBJECT(host), + &unassigned_io_ops, OBJECT(host), + "cxl_host_mmio_window", UINT64_MAX); + + memory_region_add_subregion(&host->mmio_window, 0, &host->mmio); + sysbus_init_mmio(sbd, &host->mmio_window); + + /* ioport window init, 64K is the legacy size in x86 */ + memory_region_init(&host->ioport, OBJECT(host), "cxl_host_ioport", + 64 * 1024); + + memory_region_init_io(&host->ioport_window, OBJECT(host), + &unassigned_io_ops, OBJECT(host), + "cxl_host_ioport_window", 64 * 1024); + + memory_region_add_subregion(&host->ioport_window, 0, &host->ioport); + sysbus_init_mmio(sbd, &host->ioport_window); + + /* PCIe host bridge use 4 legacy IRQ lines */ + for (i =3D 0; i < PCI_NUM_PINS; i++) { + sysbus_init_irq(sbd, &host->irq[i]); + host->irq_num[i] =3D -1; + } + + pci->bus =3D pci_register_root_bus(dev, "cxlhost.0", cxl_host_set_irq, + pci_swizzle_map_irq_fn, host, &host->= mmio, + &host->ioport, 0, 4, TYPE_CXL_BUS); + pci->bus->flags |=3D PCI_BUS_CXL; + + pci_bus_set_route_irq_fn(pci->bus, cxl_host_route_intx_pin_to_irq); +} + +static void cxl_host_class_init(ObjectClass *class, const void *data) +{ + DeviceClass *dc =3D DEVICE_CLASS(class); + PCIHostBridgeClass *hc =3D PCI_HOST_BRIDGE_CLASS(class); + + hc->root_bus_path =3D cxl_host_root_bus_path; + dc->realize =3D cxl_host_realize; + dc->desc =3D "CXL Host Bridge"; + set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); + dc->fw_name =3D "cxl"; +} + +static const TypeInfo cxl_host_info =3D { + .name =3D TYPE_CXL_HOST, + .parent =3D TYPE_PCIE_HOST_BRIDGE, + .instance_size =3D sizeof(CXLHostBridge), + .class_init =3D cxl_host_class_init, +}; + +static void cxl_host_register(void) +{ + type_register_static(&cxl_host_info); +} + +type_init(cxl_host_register) diff --git a/hw/pci-host/meson.build b/hw/pci-host/meson.build index 937a0f72ac..030672373d 100644 --- a/hw/pci-host/meson.build +++ b/hw/pci-host/meson.build @@ -4,6 +4,7 @@ pci_ss.add(when: 'CONFIG_PCI_BONITO', if_true: files('bonit= o.c')) pci_ss.add(when: 'CONFIG_GT64120', if_true: files('gt64120.c')) pci_ss.add(when: 'CONFIG_PCI_EXPRESS_DESIGNWARE', if_true: files('designwa= re.c')) pci_ss.add(when: 'CONFIG_PCI_EXPRESS_GENERIC_BRIDGE', if_true: files('gpex= .c')) +pci_ss.add(when: 'CONFIG_CXL_HOST_BRIDGE', if_true: files('cxl.c')) pci_ss.add(when: ['CONFIG_PCI_EXPRESS_GENERIC_BRIDGE', 'CONFIG_ACPI'], if_= true: files('gpex-acpi.c')) pci_ss.add(when: 'CONFIG_PCI_EXPRESS_Q35', if_true: files('q35.c')) pci_ss.add(when: 'CONFIG_PCI_EXPRESS_XILINX', if_true: files('xilinx-pcie.= c')) diff --git a/include/hw/cxl/cxl.h b/include/hw/cxl/cxl.h index 998f495a98..eaf4b6cc8a 100644 --- a/include/hw/cxl/cxl.h +++ b/include/hw/cxl/cxl.h @@ -27,12 +27,14 @@ =20 typedef struct PXBCXLDev PXBCXLDev; =20 +typedef struct CXLHostBridge CXLHostBridge; + typedef struct CXLFixedWindow { SysBusDevice parent_obj; int index; uint64_t size; char **targets; - PXBCXLDev *target_hbs[16]; + Object *target_hbs[16]; uint8_t num_targets; uint8_t enc_int_ways; uint8_t enc_int_gran; @@ -60,6 +62,9 @@ struct CXLHost { #define TYPE_PXB_CXL_HOST "pxb-cxl-host" OBJECT_DECLARE_SIMPLE_TYPE(CXLHost, PXB_CXL_HOST) =20 +#define TYPE_CXL_HOST "cxl-host" +OBJECT_DECLARE_SIMPLE_TYPE(CXLHostBridge, CXL_HOST) + #define TYPE_CXL_USP "cxl-upstream" =20 typedef struct CXLUpstreamPort CXLUpstreamPort; diff --git a/include/hw/pci-host/cxl_host_bridge.h b/include/hw/pci-host/cx= l_host_bridge.h new file mode 100644 index 0000000000..db0e4b5390 --- /dev/null +++ b/include/hw/pci-host/cxl_host_bridge.h @@ -0,0 +1,24 @@ +/* + * SPDX-License-Identifier: GPL-2.0-or-later + */ + +#include "hw/cxl/cxl.h" +#include "hw/irq.h" +#include "hw/pci/pcie_host.h" +#include "system/memory.h" + +typedef struct CXLHostBridge { + PCIExpressHost parent_obj; + + CXLComponentState cxl_cstate; + + MemoryRegion ioport; + MemoryRegion mmio; + MemoryRegion ioport_window; + MemoryRegion mmio_window; + qemu_irq irq[PCI_NUM_PINS]; + int irq_num[PCI_NUM_PINS]; +} CXLHostBridge; + +int cxl_host_set_irq_num(CXLHostBridge *host, int index, int gsi); +void cxl_host_hook_up_registers(CXLState *cxl_state, CXLHostBridge *host); --=20 2.34.1