From nobody Mon Nov 25 02:45:31 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=cs.unc.edu ARC-Seal: i=1; a=rsa-sha256; t=1717682636; cv=none; d=zohomail.com; s=zohoarc; b=Z8pEw0AEACvDQMIyBJrCR/vHvHOLHm2mK4ozuXnX+r2C4+lYuti+jLYmWI+ps9kosjsxzeSVGOi0GF5XYe8Wcx1rw0kreQLDeYlOr8uOs2Bhzizz93SRYuomiZKjqJiXby0ALXgfcb6AYQ3yB0TUQtfp1qjb4Fs3HlxoJ/YE3Eo= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1717682636; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=f4TgAzlpxXDTDfhYU6ynNcPihjSX8IAK3aRnzmwYOnA=; b=DL+hSbqJC0BOlNuL1OlxtwsaVGEbsPc8Emf0TLfp5B/yEOdSkMap1Z5aPMxPhfxyS65MPTdwCm4wzTXcXPb8RGCuYKgQkllKyaNOZcopOJF3xi6k9TzZz5yTT4aLXWOPZ+OiXkuQ79ggJAemILb5wkwSL/vq7RPgDgb0JnXEjwY= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1717682636845239.93139427742653; Thu, 6 Jun 2024 07:03:56 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1sFDiB-0003cX-9e; Thu, 06 Jun 2024 10:03:27 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1sFDi8-0003bs-L1 for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:25 -0400 Received: from mail-qt1-x835.google.com ([2607:f8b0:4864:20::835]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1sFDi3-0003Kk-Hy for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:24 -0400 Received: by mail-qt1-x835.google.com with SMTP id d75a77b69052e-43fe0f361b5so4507421cf.0 for ; Thu, 06 Jun 2024 07:03:19 -0700 (PDT) Received: from kermit.cs.unc.edu (kermit.cs.unc.edu. [152.2.133.133]) by smtp.gmail.com with ESMTPSA id af79cd13be357-795330b2305sm62935685a.88.2024.06.06.07.03.16 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 06 Jun 2024 07:03:16 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cs.unc.edu; s=google; t=1717682598; x=1718287398; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=f4TgAzlpxXDTDfhYU6ynNcPihjSX8IAK3aRnzmwYOnA=; b=fGK/SxeKvNKcjQH23f4JS6JAzcJSKL3P2nNFsLU9YcxtnVMtujgeFCcHCyb3i5hhfj xQINBJggrA12RgOqqkSoVZhjGhp2TA6PTSHkCwW5c6+nrQxkIa1vRVFfJd/pcRYwIQs4 ZzuvVuB3dTzaBrMQ8h3Zwh/6STpSByv1Y7XoEQLf//mZJtEfbeol+J8Zd6BuJ/lR9i8c WGw3+h7dAvKDwnNh4HLzxLbfNch6NLU3Iajq66z9H82qByYcTdxe/2lqQZUGfZ7v5RwX wM7PfW541NamtpmBvsyWZBd95vvv9g9bErSPvUb8KrjDuV6lvKtCu01hNa5ffRgr4aKN xtjA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1717682598; x=1718287398; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=f4TgAzlpxXDTDfhYU6ynNcPihjSX8IAK3aRnzmwYOnA=; b=o3+Exw7NuX6HsXRNcZYgmveWoin6YTFigIPWlqKcQ6qXw7mQYM3+L24CGGRLU5xuJc 9RVVdLGJanC+po6pIshRg3CYX40QWxi8MR0IY37wybiM52FomP138OFt6waHhoLkvhXc w2UjFCUSRjiwSRIyP0K9upgrIA/l9Uyc5lKMApZjLzHtWgOPf6BgiAGXg0qcCG0Ud1V9 n1f+Xa8gKA4ICNJqqYF43HxLpWA6nkmjwtxN82aiF8JZKLSRqgBpPDU/laFdN03b+afk PZxIiMIIpzE7dyvq7EalGFI6EXBLp1kWZj7RU8QGr+HUdrAKcKndN6uEkY8R8oAPsiLA yNEA== X-Gm-Message-State: AOJu0Yzuz5sZZlEZPCjQFuqo/IVL7xKMd49gAadp5pSyDT0VTYLGzZ4l W6Q3UEXvK2I8kfvvKMqFamZCckW7xlZSsIwQuYNiINjty+YoU3NM33mrZzH39pesDERGL+Cp2vx 2befxFHpQHwue9yrtpRGkqw6jWIMt6GLXt01wkABH0EUA15aQ4+h82LiGr/I2tRORbBceGeXWr4 FK6JAlRUob3aQfig1m/xdu0tJ+aHyh X-Google-Smtp-Source: AGHT+IFC0UcV/9qFWT1HmULffKCETBIm9z1Q4OHNyWcx/zE1txefDkKX03fBXQrYpfiCJzFOzaiUhw== X-Received: by 2002:a05:622a:58f:b0:43a:d064:5118 with SMTP id d75a77b69052e-4402b6915e2mr52754571cf.64.1717682597025; Thu, 06 Jun 2024 07:03:17 -0700 (PDT) From: Don Porter To: qemu-devel@nongnu.org Cc: dave@treblig.org, peter.maydell@linaro.org, nadav.amit@gmail.com, richard.henderson@linaro.org, philmd@linaro.org, Don Porter Subject: [PATCH v3 1/6] Add an "info pg" command that prints the current page tables Date: Thu, 6 Jun 2024 10:02:48 -0400 Message-Id: <20240606140253.2277760-2-porter@cs.unc.edu> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240606140253.2277760-1-porter@cs.unc.edu> References: <20240606140253.2277760-1-porter@cs.unc.edu> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::835; envelope-from=porter@cs.unc.edu; helo=mail-qt1-x835.google.com X-Spam_score_int: -19 X-Spam_score: -2.0 X-Spam_bar: -- X-Spam_report: (-2.0 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @cs.unc.edu) X-ZM-MESSAGEID: 1717682639086100003 Content-Type: text/plain; charset="utf-8" The new "info pg" monitor command prints the current page table, including virtual address ranges, flag bits, and snippets of physical page numbers. Completely filled regions of the page table with compatible flags are "folded", with the result that the complete output for a freshly booted x86-64 Linux VM can fit in a single terminal window. The output looks like this: VPN range Entry Flags Physical page [7f0000000-7f0000000] PML4[0fe] ---DA--UWP [7f28c0000-7f28fffff] PDP[0a3] ---DA--UWP [7f28c4600-7f28c47ff] PDE[023] ---DA--UWP [7f28c4655-7f28c4656] PTE[055-056] X--D---U-P 0000007f14-0000007f15 [7f28c465b-7f28c465b] PTE[05b] ----A--U-P 0000001cfc ... [ff8000000-ff8000000] PML4[1ff] ---DA--UWP [ffff80000-ffffbffff] PDP[1fe] ---DA---WP [ffff81000-ffff81dff] PDE[008-00e] -GSDA---WP 0000001000-0000001dff [ffffc0000-fffffffff] PDP[1ff] ---DA--UWP [ffffff400-ffffff5ff] PDE[1fa] ---DA--UWP [ffffff5fb-ffffff5fc] PTE[1fb-1fc] XG-DACT-WP 00000fec00 00000fee00 [ffffff600-ffffff7ff] PDE[1fb] ---DA--UWP [ffffff600-ffffff600] PTE[000] -G-DA--U-P 0000001467 This draws heavy inspiration from Austin Clements' original patch. This also adds a generic page table walker, which other monitor and execution commands will be migrated to in subsequent patches. Signed-off-by: Don Porter --- hmp-commands-info.hx | 13 ++ hw/core/cpu-sysemu.c | 140 ++++++++++++ include/hw/core/cpu.h | 34 ++- include/hw/core/sysemu-cpu-ops.h | 156 +++++++++++++ include/monitor/hmp-target.h | 1 + monitor/hmp-cmds-target.c | 198 +++++++++++++++++ target/i386/arch_memory_mapping.c | 351 +++++++++++++++++++++++++++++- target/i386/cpu.c | 11 + target/i386/cpu.h | 15 ++ target/i386/monitor.c | 165 ++++++++++++++ 10 files changed, 1082 insertions(+), 2 deletions(-) diff --git a/hmp-commands-info.hx b/hmp-commands-info.hx index 20a9835ea8..a873841920 100644 --- a/hmp-commands-info.hx +++ b/hmp-commands-info.hx @@ -242,6 +242,19 @@ SRST Show memory tree. ERST =20 + { + .name =3D "pg", + .args_type =3D "", + .params =3D "", + .help =3D "show the page table", + .cmd =3D hmp_info_pg, + }, + +SRST + ``info pg`` + Show the active page table. +ERST + #if defined(CONFIG_TCG) { .name =3D "jit", diff --git a/hw/core/cpu-sysemu.c b/hw/core/cpu-sysemu.c index 2a9a2a4eb5..fd936fa90c 100644 --- a/hw/core/cpu-sysemu.c +++ b/hw/core/cpu-sysemu.c @@ -142,3 +142,143 @@ GuestPanicInformation *cpu_get_crash_info(CPUState *c= pu) } return res; } + +/** + * _for_each_pte - recursive helper function + * + * @cs - CPU state + * @fn(cs, data, pte, vaddr, height) - User-provided function to call on e= ach + * pte. + * * @cs - pass through cs + * * @data - user-provided, opaque pointer + * * @pte - current pte + * * @vaddr_in - virtual address translated by pte + * * @height - height in the tree of pte + * @data - user-provided, opaque pointer, passed to fn() + * @visit_interior_nodes - if true, call fn() on page table entries in + * interior nodes. If false, only call fn() on pa= ge + * table entries in leaves. + * @visit_not_present - if true, call fn() on entries that are not present. + * if false, visit only present entries. + * @node - The physical address of the current page table radix tree node + * @vaddr_in - The virtual address bits translated in walking the page + * table to node + * @height - The height of node in the radix tree + * + * height starts at the max and counts down. + * In a 4 level x86 page table, pml4e is level 4, pdpe is level 3, + * pde is level 2, and pte is level 1 + * + * Returns true on success, false on error. + */ +static bool +_for_each_pte(CPUState *cs, + int (*fn)(CPUState *cs, void *data, PTE_t *pte, + vaddr vaddr_in, int height, int offset), + void *data, bool visit_interior_nodes, + bool visit_not_present, hwaddr node, + vaddr vaddr_in, int height) +{ + int ptes_per_node; + int i; + + assert(height > 0); + + CPUClass *cc =3D CPU_GET_CLASS(cs); + + if ((!cc->sysemu_ops->page_table_entries_per_node) + || (!cc->sysemu_ops->get_pte) + || (!cc->sysemu_ops->pte_present) + || (!cc->sysemu_ops->pte_leaf) + || (!cc->sysemu_ops->pte_child)) { + return false; + } + + ptes_per_node =3D cc->sysemu_ops->page_table_entries_per_node(cs, heig= ht); + + for (i =3D 0; i < ptes_per_node; i++) { + PTE_t pt_entry; + vaddr vaddr_i; + bool pte_present; + + cc->sysemu_ops->get_pte(cs, node, i, height, &pt_entry, vaddr_in, + &vaddr_i, NULL); + pte_present =3D cc->sysemu_ops->pte_present(cs, &pt_entry); + + if (pte_present || visit_not_present) { + if ((!pte_present) || cc->sysemu_ops->pte_leaf(cs, height, + &pt_entry)) { + if (fn(cs, data, &pt_entry, vaddr_i, height, i)) { + /* Error */ + return false; + } + } else { /* Non-leaf */ + if (visit_interior_nodes) { + if (fn(cs, data, &pt_entry, vaddr_i, height, i)) { + /* Error */ + return false; + } + } + hwaddr child =3D cc->sysemu_ops->pte_child(cs, &pt_entry, = height); + assert(height > 1); + if (!_for_each_pte(cs, fn, data, visit_interior_nodes, + visit_not_present, child, vaddr_i, + height - 1)) { + return false; + } + } + } + } + + return true; +} + +/** + * for_each_pte - iterate over a page table, and + * call fn on each entry + * + * @cs - CPU state + * @fn(cs, data, pte, vaddr, height) - User-provided function to call on e= ach + * pte. + * * @cs - pass through cs + * * @data - user-provided, opaque pointer + * * @pte - current pte + * * @vaddr - virtual address translated by pte + * * @height - height in the tree of pte + * @data - opaque pointer; passed through to fn + * @visit_interior_nodes - if true, call fn() on interior entries in + * page table; if false, visit only leaf entries. + * @visit_not_present - if true, call fn() on entries that are not present. + * if false, visit only present entries. + * + * Returns true on success, false on error. + * + */ +bool for_each_pte(CPUState *cs, + int (*fn)(CPUState *cs, void *data, PTE_t *pte, + vaddr vaddr, int height, int offset), + void *data, bool visit_interior_nodes, + bool visit_not_present) +{ + int height; + vaddr vaddr =3D 0; + hwaddr root; + CPUClass *cc =3D CPU_GET_CLASS(cs); + + if (!cpu_paging_enabled(cs)) { + /* paging is disabled */ + return true; + } + + if (!cc->sysemu_ops->page_table_root) { + return false; + } + + root =3D cc->sysemu_ops->page_table_root(cs, &height); + + assert(height > 1); + + /* Recursively call a helper to walk the page table */ + return _for_each_pte(cs, fn, data, visit_interior_nodes, visit_not_pre= sent, + root, vaddr, height); +} diff --git a/include/hw/core/cpu.h b/include/hw/core/cpu.h index a2c8536943..00d7162795 100644 --- a/include/hw/core/cpu.h +++ b/include/hw/core/cpu.h @@ -671,9 +671,41 @@ int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, = CPUState *cpu, * Caller is responsible for freeing the data. */ GuestPanicInformation *cpu_get_crash_info(CPUState *cpu); - #endif /* !CONFIG_USER_ONLY */ =20 +/* Intended to become a generic PTE type */ +typedef union PTE { + uint64_t pte64_t; + uint32_t pte32_t; +} PTE_t; + +/** + * for_each_pte - iterate over a page table, and + * call fn on each entry + * + * @cs - CPU state + * @fn(cs, data, pte, vaddr, height) - User-provided function to call on e= ach + * pte. + * * @cs - pass through cs + * * @data - user-provided, opaque pointer + * * @pte - current pte + * * @vaddr - virtual address translated by pte + * * @height - height in the tree of pte + * @data - opaque pointer; passed through to fn + * @visit_interior_nodes - if true, call fn() on interior entries in + * page table; if false, visit only leaf entries. + * @visit_not_present - if true, call fn() on entries that are not present. + * if false, visit only present entries. + * + * Returns true on success, false on error. + * + */ +bool for_each_pte(CPUState *cs, + int (*fn)(CPUState *cs, void *data, PTE_t *pte, vaddr va= ddr, + int height, int offset), void *data, + bool visit_interior_nodes, bool visit_not_present); + + /** * CPUDumpFlags: * @CPU_DUMP_CODE: diff --git a/include/hw/core/sysemu-cpu-ops.h b/include/hw/core/sysemu-cpu-= ops.h index 24d003fe04..eb16a1c3e2 100644 --- a/include/hw/core/sysemu-cpu-ops.h +++ b/include/hw/core/sysemu-cpu-ops.h @@ -12,6 +12,39 @@ =20 #include "hw/core/cpu.h" =20 +/* Maximum supported page table height - currently x86 at 5 */ +#define MAX_HEIGHT 5 + +/* + * struct mem_print_state: Used by monitor in walking page tables. + */ +struct mem_print_state { + Monitor *mon; + CPUArchState *env; + int vaw, paw; /* VA and PA width in characters */ + int max_height; + bool (*flusher)(CPUState *cs, struct mem_print_state *state); + bool flush_interior; /* If false, only call flusher() on leaves */ + bool require_physical_contiguity; + /* + * The height at which we started accumulating ranges, i.e., the + * next height we need to print once we hit the end of a + * contiguous range. + */ + int start_height; + /* + * For compressing contiguous ranges, track the + * start and end of the range + */ + hwaddr vstart[MAX_HEIGHT + 1]; /* Starting virt. addr. of open pte ran= ge */ + hwaddr vend[MAX_HEIGHT + 1]; /* Ending virtual address of open pte ran= ge */ + hwaddr pstart; /* Starting physical address of open pte range */ + hwaddr pend; /* Ending physical address of open pte range */ + int64_t ent[MAX_HEIGHT + 1]; /* PTE contents on current root->leaf pat= h */ + int offset[MAX_HEIGHT + 1]; /* PTE range starting offsets */ + int last_offset[MAX_HEIGHT + 1]; /* PTE range ending offsets */ +}; + /* * struct SysemuCPUOps: System operations specific to a CPU class */ @@ -87,6 +120,129 @@ typedef struct SysemuCPUOps { */ const VMStateDescription *legacy_vmsd; =20 + /** + * page_table_root - Given a CPUState, return the physical address + * of the current page table root, as well as + * write the height of the tree into *height. + * + * @cs - CPU state + + * @height - a pointer to an integer, to store the page table tree + * height + * + * Returns a hardware address on success. Should not fail (i.e., + * caller is responsible to ensure that a page table is actually + * present). + */ + hwaddr (*page_table_root)(CPUState *cs, int *height); + + /** + * page_table_entries_per_node - Return the number of entries in a + * page table node for the CPU + * at a given height. + * + * @cs - CPU state + * @height - height of the page table tree to query, where the leaves + * are 1. + * + * Returns a value greater than zero on success, -1 on error. + */ + int (*page_table_entries_per_node)(CPUState *cs, int height); + + /** + * get_pte - Copy the contents of the page table entry at node[i] + * into pt_entry. Optionally, add the relevant bits to + * the virtual address in vaddr_pte. + * + * @cs - CPU state + * @node - physical address of the current page table node + * @i - index (in page table entries, not bytes) of the page table + * entry, within node + * @height - height of node within the tree (leaves are 1, not 0) + * @pt_entry - Pointer to a PTE_t, stores the contents of the page + * table entry + * @vaddr_parent - The virtual address bits already translated in + * walking the page table to node. Optional: only + * used if vaddr_pte is set. + * @vaddr_pte - Optional pointer to a variable storing the virtual + * address bits translated by node[i]. + * @pte_paddr - Pointer to the physical address of the PTE within node. + * Optional parameter. + */ + + void (*get_pte)(CPUState *cs, hwaddr node, int i, int height, + PTE_t *pt_entry, vaddr vaddr_parent, vaddr *vaddr_pte, + hwaddr *pte_paddr); + + /** + * pte_present - Return true if the pte is marked 'present' + */ + bool (*pte_present)(CPUState *cs, PTE_t *pte); + + /** + * pte_leaf - Return true if the pte is a page table leaf, false + * if the pte points to another node in the radix + * tree. + */ + bool (*pte_leaf)(CPUState *cs, int height, PTE_t *pte); + + /** + * pte_child - Returns the physical address of a radix tree node + * pointed to by pte. + * + * @cs - CPU state + * @pte - The page table entry + * @height - The height in the tree of pte + * + * Returns the physical address stored in pte on success, -1 on + * error. + */ + hwaddr (*pte_child)(CPUState *cs, PTE_t *pte, int height); + + /** + * pte_leaf_page_size - Return the page size of a leaf entry, + * given the height and CPU state + * + * @cs - CPU state + * @height - height of the page table tree to query, where the leaves + * are 1. + * + * Returns a value greater than zero on success, -1 on error. + */ + uint64_t (*pte_leaf_page_size)(CPUState *cs, int height); + + /** + * pte_flags - Return the flag bits of the page table entry. + * + * @pte - the contents of the PTE, not the address. + * + * Returns pte with the non-flag bits masked out. + */ + uint64_t (*pte_flags)(uint64_t pte); + + /** + * @mon_init_page_table_iterator: Callback to configure a page table + * iterator for use by a monitor function. + * Returns true on success, false if not supported (e.g., no paging di= sabled + * or not implemented on this CPU). + */ + bool (*mon_init_page_table_iterator)(Monitor *mon, + struct mem_print_state *state); + + /** + * @mon_info_pg_print_header: Prints the header line for 'info pg'. + */ + void (*mon_info_pg_print_header)(Monitor *mon, + struct mem_print_state *state); + + /** + * @flush_page_table_iterator_state: Prints the last entry, + * if one is present. Useful for iterators that aggregate information + * across page table entries. + */ + bool (*mon_flush_page_print_state)(CPUState *cs, + struct mem_print_state *state); + } SysemuCPUOps; =20 #endif /* SYSEMU_CPU_OPS_H */ diff --git a/include/monitor/hmp-target.h b/include/monitor/hmp-target.h index b679aaebbf..9af72ea58d 100644 --- a/include/monitor/hmp-target.h +++ b/include/monitor/hmp-target.h @@ -50,6 +50,7 @@ CPUState *mon_get_cpu(Monitor *mon); void hmp_info_mem(Monitor *mon, const QDict *qdict); void hmp_info_tlb(Monitor *mon, const QDict *qdict); void hmp_mce(Monitor *mon, const QDict *qdict); +void hmp_info_pg(Monitor *mon, const QDict *qdict); void hmp_info_local_apic(Monitor *mon, const QDict *qdict); void hmp_info_sev(Monitor *mon, const QDict *qdict); void hmp_info_sgx(Monitor *mon, const QDict *qdict); diff --git a/monitor/hmp-cmds-target.c b/monitor/hmp-cmds-target.c index ff01cf9d8d..60a8bd0c37 100644 --- a/monitor/hmp-cmds-target.c +++ b/monitor/hmp-cmds-target.c @@ -31,6 +31,7 @@ #include "qapi/error.h" #include "qapi/qmp/qdict.h" #include "sysemu/hw_accel.h" +#include "hw/core/sysemu-cpu-ops.h" =20 /* Set the current CPU defined by the user. Callers must hold BQL. */ int monitor_set_cpu(Monitor *mon, int cpu_index) @@ -120,6 +121,203 @@ void hmp_info_registers(Monitor *mon, const QDict *qd= ict) } } =20 +/* Assume only called on present entries */ +static +int compressing_iterator(CPUState *cs, void *data, PTE_t *pte, + vaddr vaddr_in, int height, int offset) +{ + CPUClass *cc =3D CPU_GET_CLASS(cs); + struct mem_print_state *state =3D (struct mem_print_state *) data; + hwaddr paddr =3D cc->sysemu_ops->pte_child(cs, pte, height); + target_ulong size =3D cc->sysemu_ops->pte_leaf_page_size(cs, height); + bool start_new_run =3D false, flush =3D false; + bool is_leaf =3D cc->sysemu_ops->pte_leaf(cs, height, pte); + + int entries_per_node =3D cc->sysemu_ops->page_table_entries_per_node(c= s, + hei= ght); + + /* Prot of current pte */ + int prot =3D cc->sysemu_ops->pte_flags(pte->pte64_t); + + /* If there is a prior run, first try to extend it. */ + if (state->start_height !=3D 0) { + + /* + * If we aren't flushing interior nodes, raise the start height. + * We don't need to detect non-compressible interior nodes. + */ + if ((!state->flush_interior) && state->start_height < height) { + state->start_height =3D height; + state->vstart[height] =3D vaddr_in; + state->vend[height] =3D vaddr_in; + state->ent[height] =3D pte->pte64_t; + if (offset =3D=3D 0) { + state->last_offset[height] =3D entries_per_node - 1; + } else { + state->last_offset[height] =3D offset - 1; + } + } + + /* Detect when we are walking down the "left edge" of a range */ + if (state->vstart[height] =3D=3D -1 + && (height + 1) <=3D state->start_height + && state->vstart[height + 1] =3D=3D vaddr_in) { + + state->vstart[height] =3D vaddr_in; + state->vend[height] =3D vaddr_in; + state->ent[height] =3D pte->pte64_t; + state->offset[height] =3D offset; + state->last_offset[height] =3D offset; + + if (is_leaf) { + state->pstart =3D paddr; + state->pend =3D paddr; + } + + /* Detect contiguous entries at same level */ + } else if ((state->vstart[height] !=3D -1) + && (state->start_height >=3D height) + && cc->sysemu_ops->pte_flags(state->ent[height]) =3D=3D= prot + && (((state->last_offset[height] + 1) % entries_per_nod= e) + =3D=3D offset) + && ((!is_leaf) + || (!state->require_physical_contiguity) + || (state->pend + size =3D=3D paddr))) { + + + /* + * If there are entries at the levels below, make sure we + * completed them. We only compress interior nodes + * without holes in the mappings. + */ + if (height !=3D 1) { + for (int i =3D height - 1; i >=3D 1; i--) { + int entries =3D cc->sysemu_ops->page_table_entries_per= _node( + cs, i); + + /* Stop if we hit large pages before level 1 */ + if (state->vstart[i] =3D=3D -1) { + break; + } + + if ((state->last_offset[i] + 1) !=3D entries) { + flush =3D true; + start_new_run =3D true; + break; + } + } + } + + + if (!flush) { + + /* We can compress these entries */ + state->ent[height] =3D pte->pte64_t; + state->vend[height] =3D vaddr_in; + state->last_offset[height] =3D offset; + + /* Only update the physical range on leaves */ + if (is_leaf) { + state->pend =3D paddr; + } + } + /* Let PTEs accumulate... */ + } else { + flush =3D true; + } + + if (flush) { + /* + * We hit dicontiguous permissions or pages. + * Print the old entries, then start accumulating again + * + * Some clients only want the flusher called on a leaf. + * Check that too. + * + * We can infer whether the accumulated range includes a + * leaf based on whether pstart is -1. + */ + if (state->flush_interior || (state->pstart !=3D -1)) { + if (state->flusher(cs, state)) { + start_new_run =3D true; + } + } else { + start_new_run =3D true; + } + } + } else { + start_new_run =3D true; + } + + if (start_new_run) { + /* start a new run with this PTE */ + for (int i =3D state->start_height; i > 0; i--) { + if (state->vstart[i] !=3D -1) { + state->ent[i] =3D 0; + state->last_offset[i] =3D 0; + state->vstart[i] =3D -1; + } + } + state->pstart =3D -1; + state->vstart[height] =3D vaddr_in; + state->vend[height] =3D vaddr_in; + state->ent[height] =3D pte->pte64_t; + state->offset[height] =3D offset; + state->last_offset[height] =3D offset; + if (is_leaf) { + state->pstart =3D paddr; + state->pend =3D paddr; + } + state->start_height =3D height; + } + + return 0; +} + +void hmp_info_pg(Monitor *mon, const QDict *qdict) +{ + struct mem_print_state state; + + CPUState *cs =3D mon_get_cpu(mon); + if (!cs) { + monitor_printf(mon, "Unable to get CPUState. Internal error\n"); + return; + } + + CPUClass *cc =3D CPU_GET_CLASS(cs); + + if ((!cc->sysemu_ops->pte_child) + || (!cc->sysemu_ops->pte_leaf) + || (!cc->sysemu_ops->pte_leaf_page_size) + || (!cc->sysemu_ops->page_table_entries_per_node) + || (!cc->sysemu_ops->pte_flags) + || (!cc->sysemu_ops->mon_init_page_table_iterator) + || (!cc->sysemu_ops->mon_info_pg_print_header) + || (!cc->sysemu_ops->mon_flush_page_print_state)) { + monitor_printf(mon, "Info pg unsupported on this ISA\n"); + return; + } + + if (!cc->sysemu_ops->mon_init_page_table_iterator(mon, &state)) { + monitor_printf(mon, "Unable to initialize page table iterator\n"); + return; + } + + state.flush_interior =3D true; + state.require_physical_contiguity =3D true; + state.flusher =3D cc->sysemu_ops->mon_flush_page_print_state; + + cc->sysemu_ops->mon_info_pg_print_header(mon, &state); + + /* + * We must visit interior entries to get the hierarchy, but + * can skip not present mappings + */ + for_each_pte(cs, &compressing_iterator, &state, true, false); + + /* Print last entry, if one present */ + cc->sysemu_ops->mon_flush_page_print_state(cs, &state); +} static void memory_dump(Monitor *mon, int count, int format, int wsize, hwaddr addr, int is_physical) { diff --git a/target/i386/arch_memory_mapping.c b/target/i386/arch_memory_ma= pping.c index d1ff659128..562a00b5a7 100644 --- a/target/i386/arch_memory_mapping.c +++ b/target/i386/arch_memory_mapping.c @@ -15,6 +15,356 @@ #include "cpu.h" #include "sysemu/memory_mapping.h" =20 +/** + ************** code hook implementations for x86 *********** + */ + +#define PML4_ADDR_MASK 0xffffffffff000ULL /* selects bits 51:12 */ + +/** + * x86_page_table_root - Given a CPUState, return the physical address + * of the current page table root, as well as + * write the height of the tree into *height. + * + * @cs - CPU state + * @height - a pointer to an integer, to store the page table tree height + * + * Returns a hardware address on success. Should not fail (i.e., caller is + * responsible to ensure that a page table is actually present). + */ +hwaddr x86_page_table_root(CPUState *cs, int *height) +{ + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; + /* + * DEP 5/15/24: Some original page table walking code sets the a20 + * mask as a 32 bit integer and checks it on each level of hte + * page table walk; some only checks it against the final result. + * For 64 bits, I think we need to sign extend in the common case + * it is not set (and returns -1), or we will lose bits. + */ + int64_t a20_mask; + + assert(cpu_paging_enabled(cs)); + a20_mask =3D x86_get_a20_mask(env); + + if (env->cr[4] & CR4_PAE_MASK) { +#ifdef TARGET_X86_64 + if (env->hflags & HF_LMA_MASK) { + if (env->cr[4] & CR4_LA57_MASK) { + *height =3D 5; + } else { + *height =3D 4; + } + return (env->cr[3] & PML4_ADDR_MASK) & a20_mask; + } else +#endif + { + *height =3D 3; + return (env->cr[3] & ~0x1f) & a20_mask; + } + } else { + *height =3D 2; + return (env->cr[3] & ~0xfff) & a20_mask; + } +} + + +/** + * x86_page_table_entries_per_node - Return the number of entries in a + * page table node for the CPU at a + * given height. + * + * @cs - CPU state + * @height - height of the page table tree to query, where the leaves + * are 1. + * + * Returns a value greater than zero on success, -1 on error. + */ +int x86_page_table_entries_per_node(CPUState *cs, int height) +{ + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; + bool pae_enabled =3D env->cr[4] & CR4_PAE_MASK; + + assert(height < 6); + assert(height > 0); + + switch (height) { +#ifdef TARGET_X86_64 + case 5: + assert(env->cr[4] & CR4_LA57_MASK); + case 4: + assert(env->hflags & HF_LMA_MASK); + assert(pae_enabled); + return 512; +#endif + case 3: + assert(pae_enabled); +#ifdef TARGET_X86_64 + if (env->hflags & HF_LMA_MASK) { + return 512; + } else +#endif + { + return 4; + } + case 2: + case 1: + return pae_enabled ? 512 : 1024; + default: + g_assert_not_reached(); + } + return -1; +} + +/** + * x86_pte_leaf_page_size - Return the page size of a leaf entry, + * given the height and CPU state + * + * @cs - CPU state + * @height - height of the page table tree to query, where the leaves + * are 1. + * + * Returns a value greater than zero on success, -1 on error. + */ +uint64_t x86_pte_leaf_page_size(CPUState *cs, int height) +{ + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; + bool pae_enabled =3D env->cr[4] & CR4_PAE_MASK; + + assert(height < 6); + assert(height > 0); + + switch (height) { +#ifdef TARGET_X86_64 + case 5: + assert(pae_enabled); + assert(env->cr[4] & CR4_LA57_MASK); + assert(env->hflags & HF_LMA_MASK); + return 1ULL << 48; + case 4: + assert(pae_enabled); + assert(env->hflags & HF_LMA_MASK); + return 1ULL << 39; +#endif + case 3: + assert(pae_enabled); + return 1 << 30; + case 2: + if (pae_enabled) { + return 1 << 21; + } else { + return 1 << 22; + } + case 1: + return 4096; + default: + g_assert_not_reached(); + } + return -1; +} + +/* + * Given a CPU state and height, return the number of bits + * to shift right/left in going from virtual to PTE index + * and vice versa, the number of useful bits. + */ +static void _mmu_decode_va_parameters(CPUState *cs, int height, + int *shift, int *width) +{ + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; + int _shift =3D 0; + int _width =3D 0; + bool pae_enabled =3D env->cr[4] & CR4_PAE_MASK; + + switch (height) { + case 5: + _shift =3D 48; + _width =3D 9; + break; + case 4: + _shift =3D 39; + _width =3D 9; + break; + case 3: + _shift =3D 30; + _width =3D 9; + break; + case 2: + /* 64 bit page tables shift from 30->21 bits here */ + if (pae_enabled) { + _shift =3D 21; + _width =3D 9; + } else { + /* 32 bit page tables shift from 32->22 bits */ + _shift =3D 22; + _width =3D 10; + } + break; + case 1: + _shift =3D 12; + if (pae_enabled) { + _width =3D 9; + } else { + _width =3D 10; + } + + break; + default: + g_assert_not_reached(); + } + + if (shift) { + *shift =3D _shift; + } + + if (width) { + *width =3D _width; + } +} + +/** + * get_pte - Copy the contents of the page table entry at node[i] into pt_= entry. + * Optionally, add the relevant bits to the virtual address in + * vaddr_pte. + * + * @cs - CPU state + * @node - physical address of the current page table node + * @i - index (in page table entries, not bytes) of the page table + * entry, within node + * @height - height of node within the tree (leaves are 1, not 0) + * @pt_entry - Poiter to a PTE_t, stores the contents of the page table en= try + * @vaddr_parent - The virtual address bits already translated in walking = the + * page table to node. Optional: only used if vaddr_pte i= s set. + * @vaddr_pte - Optional pointer to a variable storing the virtual address= bits + * translated by node[i]. + * @pte_paddr - Pointer to the physical address of the PTE within node. + * Optional parameter. + */ +void +x86_get_pte(CPUState *cs, hwaddr node, int i, int height, + PTE_t *pt_entry, vaddr vaddr_parent, vaddr *vaddr_pte, + hwaddr *pte_paddr) + +{ + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; + int32_t a20_mask =3D x86_get_a20_mask(env); + hwaddr pte; + + if (env->hflags & HF_LMA_MASK) { + /* 64 bit */ + int pte_width =3D 8; + pte =3D (node + (i * pte_width)) & a20_mask; + pt_entry->pte64_t =3D address_space_ldq(cs->as, pte, + MEMTXATTRS_UNSPECIFIED, NULL= ); + } else { + /* 32 bit */ + int pte_width =3D 4; + pte =3D (node + (i * pte_width)) & a20_mask; + pt_entry->pte32_t =3D address_space_ldl(cs->as, pte, + MEMTXATTRS_UNSPECIFIED, NULL= ); + } + + if (vaddr_pte) { + int shift =3D 0; + _mmu_decode_va_parameters(cs, height, &shift, NULL); + *vaddr_pte =3D vaddr_parent | ((i & 0x1ffULL) << shift); + } + + if (pte_paddr) { + *pte_paddr =3D pte; + } +} + + +static bool +mmu_pte_check_bits(CPUState *cs, PTE_t *pte, int64_t mask) +{ + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; + if (env->hflags & HF_LMA_MASK) { + return pte->pte64_t & mask; + } else { + return pte->pte32_t & mask; + } +} + +/** + * x86_pte_present - Return true if the pte is marked 'present' + */ +bool +x86_pte_present(CPUState *cs, PTE_t *pte) +{ + return mmu_pte_check_bits(cs, pte, PG_PRESENT_MASK); +} + +/** + * x86_pte_leaf - Return true if the pte is + * a page table leaf, false if + * the pte points to another + * node in the radix tree. + */ +bool +x86_pte_leaf(CPUState *cs, int height, PTE_t *pte) +{ + return height =3D=3D 1 || mmu_pte_check_bits(cs, pte, PG_PSE_MASK); +} + +/** + * x86_pte_child - Returns the physical address + * of a radix tree node pointed to by pte. + * + * @cs - CPU state + * @pte - The page table entry + * @height - The height in the tree of pte + * + * Returns the physical address stored in pte on success, + * -1 on error. + */ +hwaddr +x86_pte_child(CPUState *cs, PTE_t *pte, int height) +{ + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; + bool pae_enabled =3D env->cr[4] & CR4_PAE_MASK; + int32_t a20_mask =3D x86_get_a20_mask(env); + + switch (height) { +#ifdef TARGET_X86_64 + case 5: + assert(env->cr[4] & CR4_LA57_MASK); + case 4: + assert(env->hflags & HF_LMA_MASK); + /* assert(pae_enabled); */ + /* Fall through */ +#endif + case 3: + assert(pae_enabled); +#ifdef TARGET_X86_64 + if (env->hflags & HF_LMA_MASK) { + return (pte->pte64_t & PG_ADDRESS_MASK) & a20_mask; + } else +#endif + { + return (pte->pte64_t & ~0xfff) & a20_mask; + } + case 2: + case 1: + if (pae_enabled) { + return (pte->pte64_t & PG_ADDRESS_MASK) & a20_mask; + } else { + return (pte->pte32_t & ~0xfff) & a20_mask; + } + default: + g_assert_not_reached(); + } + return -1; +} + /* PAE Paging or IA-32e Paging */ static void walk_pte(MemoryMappingList *list, AddressSpace *as, hwaddr pte_start_addr, @@ -313,4 +663,3 @@ bool x86_cpu_get_memory_mapping(CPUState *cs, MemoryMap= pingList *list, =20 return true; } - diff --git a/target/i386/cpu.c b/target/i386/cpu.c index 914bef442c..8bd6164b68 100644 --- a/target/i386/cpu.c +++ b/target/i386/cpu.c @@ -8305,6 +8305,17 @@ static const struct SysemuCPUOps i386_sysemu_ops =3D= { .write_elf32_qemunote =3D x86_cpu_write_elf32_qemunote, .write_elf64_qemunote =3D x86_cpu_write_elf64_qemunote, .legacy_vmsd =3D &vmstate_x86_cpu, + .page_table_root =3D &x86_page_table_root, + .page_table_entries_per_node =3D &x86_page_table_entries_per_node, + .get_pte =3D &x86_get_pte, + .pte_present =3D &x86_pte_present, + .pte_leaf =3D &x86_pte_leaf, + .pte_child =3D &x86_pte_child, + .pte_leaf_page_size =3D &x86_pte_leaf_page_size, + .pte_flags =3D &x86_pte_flags, + .mon_init_page_table_iterator =3D &x86_mon_init_page_table_iterator, + .mon_info_pg_print_header =3D &x86_mon_info_pg_print_header, + .mon_flush_page_print_state =3D &x86_mon_flush_print_pg_state, }; #endif =20 diff --git a/target/i386/cpu.h b/target/i386/cpu.h index c64ef0c1a2..cbb6f6fc4d 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -21,6 +21,7 @@ #define I386_CPU_H =20 #include "sysemu/tcg.h" +#include "hw/core/sysemu-cpu-ops.h" #include "cpu-qom.h" #include "kvm/hyperv-proto.h" #include "exec/cpu-defs.h" @@ -2150,8 +2151,22 @@ int x86_cpu_write_elf64_qemunote(WriteCoreDumpFuncti= on f, CPUState *cpu, int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, DumpState *s); =20 +hwaddr x86_page_table_root(CPUState *cs, int *height); +int x86_page_table_entries_per_node(CPUState *cs, int height); +uint64_t x86_pte_leaf_page_size(CPUState *cs, int height); +void x86_get_pte(CPUState *cs, hwaddr node, int i, int height, + PTE_t *pt_entry, vaddr vaddr_parent, vaddr *vaddr_pte, + hwaddr *pte_paddr); +bool x86_pte_present(CPUState *cs, PTE_t *pte); +bool x86_pte_leaf(CPUState *cs, int height, PTE_t *pte); +hwaddr x86_pte_child(CPUState *cs, PTE_t *pte, int height); +uint64_t x86_pte_flags(uint64_t pte); bool x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, Error **errp); +bool x86_mon_init_page_table_iterator(Monitor *mon, + struct mem_print_state *state); +void x86_mon_info_pg_print_header(Monitor *mon, struct mem_print_state *st= ate); +bool x86_mon_flush_print_pg_state(CPUState *cs, struct mem_print_state *st= ate); =20 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); =20 diff --git a/target/i386/monitor.c b/target/i386/monitor.c index 2d766b2637..65e82e73e8 100644 --- a/target/i386/monitor.c +++ b/target/i386/monitor.c @@ -32,6 +32,171 @@ #include "qapi/qapi-commands-misc-target.h" #include "qapi/qapi-commands-misc.h" =20 + +/********************* x86 specific hooks for printing page table stuff **= **/ + +const char *names[7] =3D {(char *)NULL, "PTE", "PDE", "PDP", "PML4", "Pml5= ", + (char *)NULL}; +static char *pg_bits(hwaddr ent) +{ + static char buf[32]; + snprintf(buf, 32, "%c%c%c%c%c%c%c%c%c%c", + ent & PG_NX_MASK ? 'X' : '-', + ent & PG_GLOBAL_MASK ? 'G' : '-', + ent & PG_PSE_MASK ? 'S' : '-', + ent & PG_DIRTY_MASK ? 'D' : '-', + ent & PG_ACCESSED_MASK ? 'A' : '-', + ent & PG_PCD_MASK ? 'C' : '-', + ent & PG_PWT_MASK ? 'T' : '-', + ent & PG_USER_MASK ? 'U' : '-', + ent & PG_RW_MASK ? 'W' : '-', + ent & PG_PRESENT_MASK ? 'P' : '-'); + return buf; +} + +bool x86_mon_init_page_table_iterator(Monitor *mon, + struct mem_print_state *state) +{ + CPUArchState *env; + state->mon =3D mon; + state->flush_interior =3D false; + state->require_physical_contiguity =3D false; + + for (int i =3D 0; i < MAX_HEIGHT; i++) { + state->vstart[i] =3D -1; + state->last_offset[i] =3D 0; + } + state->start_height =3D 0; + + env =3D mon_get_cpu_env(mon); + if (!env) { + monitor_printf(mon, "No CPU available\n"); + return false; + } + state->env =3D env; + + if (!(env->cr[0] & CR0_PG_MASK)) { + monitor_printf(mon, "PG disabled\n"); + return false; + } + + /* set va and pa width */ + if (env->cr[4] & CR4_PAE_MASK) { + state->paw =3D 13; +#ifdef TARGET_X86_64 + if (env->hflags & HF_LMA_MASK) { + if (env->cr[4] & CR4_LA57_MASK) { + state->vaw =3D 15; + state->max_height =3D 5; + } else { + state->vaw =3D 12; + state->max_height =3D 4; + } + } else +#endif + { + state->vaw =3D 8; + state->max_height =3D 3; + } + } else { + state->max_height =3D 2; + state->vaw =3D 8; + state->paw =3D 8; + } + + return true; +} + +void x86_mon_info_pg_print_header(Monitor *mon, struct mem_print_state *st= ate) +{ + /* Header line */ + monitor_printf(mon, "%-*s %-13s %-10s %*s%s\n", + 3 + 2 * (state->vaw - 3), "VPN range", + "Entry", "Flags", + 2 * (state->max_height - 1), "", "Physical page(s)"); +} + + +static void pg_print(CPUState *cs, Monitor *mon, uint64_t pt_ent, + target_ulong vaddr_s, target_ulong vaddr_l, + hwaddr paddr_s, hwaddr paddr_l, + int offset_s, int offset_l, + int height, int max_height, int vaw, int paw, + bool is_leaf) + +{ + char buf[128]; + char *pos =3D buf, *end =3D buf + sizeof(buf); + target_ulong size =3D x86_pte_leaf_page_size(cs, height); + + /* VFN range */ + pos +=3D snprintf(pos, end - pos, "%*s[%0*"PRIx64"-%0*"PRIx64"] ", + (max_height - height) * 2, "", + vaw - 3, (uint64_t)vaddr_s >> 12, + vaw - 3, ((uint64_t)vaddr_l + size - 1) >> 12); + + /* Slot */ + if (vaddr_s =3D=3D vaddr_l) { + pos +=3D snprintf(pos, end - pos, "%4s[%03x] ", + names[height], offset_s); + } else { + pos +=3D snprintf(pos, end - pos, "%4s[%03x-%03x]", + names[height], offset_s, offset_l); + } + + /* Flags */ + pos +=3D snprintf(pos, end - pos, " %s", pg_bits(pt_ent)); + + + /* Range-compressed PFN's */ + if (is_leaf) { + if (vaddr_s =3D=3D vaddr_l) { + pos +=3D snprintf(pos, end - pos, " %0*"PRIx64, + paw - 3, (uint64_t)paddr_s >> 12); + } else { + pos +=3D snprintf(pos, end - pos, " %0*"PRIx64"-%0*"PRIx64, + paw - 3, (uint64_t)paddr_s >> 12, + paw - 3, (uint64_t)paddr_l >> 12); + } + pos =3D MIN(pos, end); + } + + /* Trim line to fit screen */ + if (pos - buf > 79) { + strcpy(buf + 77, ".."); + } + + monitor_printf(mon, "%s\n", buf); +} + +uint64_t x86_pte_flags(uint64_t pte) +{ + return pte & (PG_USER_MASK | PG_RW_MASK | + PG_PRESENT_MASK); +} + +/* Returns true if it emitted anything */ +bool x86_mon_flush_print_pg_state(CPUState *cs, struct mem_print_state *st= ate) +{ + bool ret =3D false; + for (int i =3D state->start_height; i > 0; i--) { + if (state->vstart[i] =3D=3D -1) { + break; + } + PTE_t my_pte; + my_pte.pte64_t =3D state->ent[i]; + ret =3D true; + pg_print(cs, state->mon, state->ent[i], + state->vstart[i], state->vend[i], + state->pstart, state->pend, + state->offset[i], state->last_offset[i], + i, state->max_height, state->vaw, state->paw, + x86_pte_leaf(cs, i, &my_pte)); + } + + return ret; +} + /* Perform linear address sign extension */ static hwaddr addr_canonical(CPUArchState *env, hwaddr addr) { --=20 2.34.1 From nobody Mon Nov 25 02:45:31 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=cs.unc.edu ARC-Seal: i=1; a=rsa-sha256; t=1717682657; cv=none; d=zohomail.com; s=zohoarc; b=Np5GiJoK8DlJBmwQcUuThLkoyzv01KKsHCu3Pfw5alH7fVaL0q/E6qC1iANI4mkWUUeUMYbgraemDqIsbz+c/HaSIIcUs9mrMU4mQaLV62j16obgKGHe2PmdxTBqVEfS1Xcl7SW6dUVeIYLSYQs7D+s/Ym4NGso28X0/n3P5IaU= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1717682657; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=MEccv8mK64p3z2evfJ17YOEYtBAeDr+NQk/nnQ9WN4s=; b=dtBUiDyKlEvB5ME6x4zjtMasA0zZbRvBWg9dYxpazaXa3YwuP/czLpXDepbHJltJQvS4XUyxnUALwdEG0W06t2EalQ4vO7YNpIEczbxlcw5xIYlV+LEwvzc2ae8jio3+mOnJA7xB6Iob8P95TZkoX544hHml+bq3no7k3o0tzU8= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1717682657621552.9295087699122; Thu, 6 Jun 2024 07:04:17 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1sFDiE-0003fV-VS; Thu, 06 Jun 2024 10:03:31 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1sFDi8-0003bt-Kl for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:25 -0400 Received: from mail-qk1-x72d.google.com ([2607:f8b0:4864:20::72d]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1sFDi4-0003Kn-OT for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:23 -0400 Received: by mail-qk1-x72d.google.com with SMTP id af79cd13be357-79525719d8dso150465785a.1 for ; Thu, 06 Jun 2024 07:03:19 -0700 (PDT) Received: from kermit.cs.unc.edu (kermit.cs.unc.edu. [152.2.133.133]) by smtp.gmail.com with ESMTPSA id af79cd13be357-795330b2305sm62935685a.88.2024.06.06.07.03.17 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 06 Jun 2024 07:03:17 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cs.unc.edu; s=google; t=1717682598; x=1718287398; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=MEccv8mK64p3z2evfJ17YOEYtBAeDr+NQk/nnQ9WN4s=; b=Smr0XmmjeU9Z0xGOjGariBAZtEPrw0Gzqy69UqV9oZpUucoTFcPE27jxPivQxfQ/zS BqMzEKikQpVwMXGk7hVtyj1wB0kj2qOq34V34PS6Ncm4ucIZQ6omGGuo8Fld104r+L74 IsFhXcJMBo1JKFx4rImUeCw4jN2/13eBTBMMVJUzbMqsqNe5ZAhR8DExUlKUJBBoroNd UTysr7zAv5D98/uP/GVg7ocEO1GxyBMpM5YajfG59XL4hOVfnKUQb3sRuC3etvXxnJzO CtcA+6xfBGSEtDuvFnYwRGxgUM4mDA97psdmCK7fHNwUvEGnkqMylTitN3uiicblaZct DKtQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1717682598; x=1718287398; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=MEccv8mK64p3z2evfJ17YOEYtBAeDr+NQk/nnQ9WN4s=; b=TsdxfP6ig6kSG+M4venawx0zBtYw0A1/yW6lh2baaNpeCoApE57HmejykevJmyIFtF v1XgNFGUMmLl1p79kImTWCXhBliXn6tXDOrNiwkT4HLLPoBhCi5Yg355CoV3IUDWVn/3 DTon7s9fRldjQF0itXsitQKK7YOCEpQ0hHwFYKPspRsVfrAtBXzm3BqB8hVgeAzA5iqW e28mVjLNmaw24DRtvbvybPlGq/DLNAWRPIfr3GeY7xtMkLUG6X7qRmQhiaATJoIVq7Q3 AvRjdz27GyxmHSAS9O7Q9Fjcy6F2HSS43pO6FFhFND6ODFoyKySLUe6RlAm/TEXrNsBk e/RQ== X-Gm-Message-State: AOJu0YyVM+1dgREroMA/Q/B4ffwlHU8ZUePsxn/Ie9FfGk+/bfM/kSdn oy7g5tKEyrBSJ5Tl/+w8Yd2xIgKOVMMBaoqfim+dnxc1glmHiwlTdas+7gqk9jb9MLkD7LHSdFu aCYnDTbBIrGiVK2oF6PoIRwwYIGHi9ki3/LxRrgehKRPXSnlNJLhoel8/yOPX5ws1TJJO2hAmnu v3TYLFlADgVPUkNW19fo5jZz4xrIrq X-Google-Smtp-Source: AGHT+IFmbQzwRh679OPGUgV9Nh1aW6tDoKnaas+hH2eGn7yMmItWo72LpgG82cddm9EbYGcWrMn0Mg== X-Received: by 2002:a05:620a:211b:b0:792:9d7c:d2b0 with SMTP id af79cd13be357-7952f0df307mr469222385a.15.1717682597953; Thu, 06 Jun 2024 07:03:17 -0700 (PDT) From: Don Porter To: qemu-devel@nongnu.org Cc: dave@treblig.org, peter.maydell@linaro.org, nadav.amit@gmail.com, richard.henderson@linaro.org, philmd@linaro.org, Don Porter Subject: [PATCH v3 2/6] Convert 'info tlb' to use generic iterator Date: Thu, 6 Jun 2024 10:02:49 -0400 Message-Id: <20240606140253.2277760-3-porter@cs.unc.edu> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240606140253.2277760-1-porter@cs.unc.edu> References: <20240606140253.2277760-1-porter@cs.unc.edu> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::72d; envelope-from=porter@cs.unc.edu; helo=mail-qk1-x72d.google.com X-Spam_score_int: -19 X-Spam_score: -2.0 X-Spam_bar: -- X-Spam_report: (-2.0 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @cs.unc.edu) X-ZM-MESSAGEID: 1717682659065100003 Content-Type: text/plain; charset="utf-8" Signed-off-by: Don Porter --- include/hw/core/sysemu-cpu-ops.h | 7 + monitor/hmp-cmds-target.c | 1 + target/i386/cpu.h | 2 + target/i386/monitor.c | 217 ++++++------------------------- 4 files changed, 53 insertions(+), 174 deletions(-) diff --git a/include/hw/core/sysemu-cpu-ops.h b/include/hw/core/sysemu-cpu-= ops.h index eb16a1c3e2..bf3de3e004 100644 --- a/include/hw/core/sysemu-cpu-ops.h +++ b/include/hw/core/sysemu-cpu-ops.h @@ -243,6 +243,13 @@ typedef struct SysemuCPUOps { bool (*mon_flush_page_print_state)(CPUState *cs, struct mem_print_state *state); =20 + /** + * @mon_print_pte: Hook called by the monitor to print a page + * table entry at address addr, with contents pte. + */ + void (*mon_print_pte) (Monitor *mon, CPUArchState *env, hwaddr addr, + hwaddr pte); + } SysemuCPUOps; =20 #endif /* SYSEMU_CPU_OPS_H */ diff --git a/monitor/hmp-cmds-target.c b/monitor/hmp-cmds-target.c index 60a8bd0c37..3393e5ad0b 100644 --- a/monitor/hmp-cmds-target.c +++ b/monitor/hmp-cmds-target.c @@ -318,6 +318,7 @@ void hmp_info_pg(Monitor *mon, const QDict *qdict) /* Print last entry, if one present */ cc->sysemu_ops->mon_flush_page_print_state(cs, &state); } + static void memory_dump(Monitor *mon, int count, int format, int wsize, hwaddr addr, int is_physical) { diff --git a/target/i386/cpu.h b/target/i386/cpu.h index cbb6f6fc4d..1346ec0033 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -2167,6 +2167,8 @@ bool x86_mon_init_page_table_iterator(Monitor *mon, struct mem_print_state *state); void x86_mon_info_pg_print_header(Monitor *mon, struct mem_print_state *st= ate); bool x86_mon_flush_print_pg_state(CPUState *cs, struct mem_print_state *st= ate); +void x86_mon_print_pte(Monitor *mon, CPUArchState *env, hwaddr addr, + hwaddr pte); =20 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); =20 diff --git a/target/i386/monitor.c b/target/i386/monitor.c index 65e82e73e8..ecde164857 100644 --- a/target/i386/monitor.c +++ b/target/i386/monitor.c @@ -214,202 +214,71 @@ static hwaddr addr_canonical(CPUArchState *env, hwad= dr addr) return addr; } =20 -static void print_pte(Monitor *mon, CPUArchState *env, hwaddr addr, - hwaddr pte, hwaddr mask) +void x86_mon_print_pte(Monitor *mon, CPUArchState *env, hwaddr addr, + hwaddr pte) { + char buf[128]; + char *pos =3D buf, *end =3D buf + sizeof(buf); + addr =3D addr_canonical(env, addr); =20 - monitor_printf(mon, HWADDR_FMT_plx ": " HWADDR_FMT_plx - " %c%c%c%c%c%c%c%c%c\n", - addr, - pte & mask, - pte & PG_NX_MASK ? 'X' : '-', - pte & PG_GLOBAL_MASK ? 'G' : '-', - pte & PG_PSE_MASK ? 'P' : '-', - pte & PG_DIRTY_MASK ? 'D' : '-', - pte & PG_ACCESSED_MASK ? 'A' : '-', - pte & PG_PCD_MASK ? 'C' : '-', - pte & PG_PWT_MASK ? 'T' : '-', - pte & PG_USER_MASK ? 'U' : '-', - pte & PG_RW_MASK ? 'W' : '-'); -} + pos +=3D snprintf(pos, end - pos, HWADDR_FMT_plx ": " HWADDR_FMT_plx "= ", + addr, (hwaddr) (pte & PG_ADDRESS_MASK)); =20 -static void tlb_info_32(Monitor *mon, CPUArchState *env) -{ - unsigned int l1, l2; - uint32_t pgd, pde, pte; + pos +=3D snprintf(pos, end - pos, " %s", pg_bits(pte)); =20 - pgd =3D env->cr[3] & ~0xfff; - for(l1 =3D 0; l1 < 1024; l1++) { - cpu_physical_memory_read(pgd + l1 * 4, &pde, 4); - pde =3D le32_to_cpu(pde); - if (pde & PG_PRESENT_MASK) { - if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) { - /* 4M pages */ - print_pte(mon, env, (l1 << 22), pde, ~((1 << 21) - 1)); - } else { - for(l2 =3D 0; l2 < 1024; l2++) { - cpu_physical_memory_read((pde & ~0xfff) + l2 * 4, &pte= , 4); - pte =3D le32_to_cpu(pte); - if (pte & PG_PRESENT_MASK) { - print_pte(mon, env, (l1 << 22) + (l2 << 12), - pte & ~PG_PSE_MASK, - ~0xfff); - } - } - } - } + /* Trim line to fit screen */ + if (pos - buf > 79) { + strcpy(buf + 77, ".."); } -} =20 -static void tlb_info_pae32(Monitor *mon, CPUArchState *env) -{ - unsigned int l1, l2, l3; - uint64_t pdpe, pde, pte; - uint64_t pdp_addr, pd_addr, pt_addr; - - pdp_addr =3D env->cr[3] & ~0x1f; - for (l1 =3D 0; l1 < 4; l1++) { - cpu_physical_memory_read(pdp_addr + l1 * 8, &pdpe, 8); - pdpe =3D le64_to_cpu(pdpe); - if (pdpe & PG_PRESENT_MASK) { - pd_addr =3D pdpe & 0x3fffffffff000ULL; - for (l2 =3D 0; l2 < 512; l2++) { - cpu_physical_memory_read(pd_addr + l2 * 8, &pde, 8); - pde =3D le64_to_cpu(pde); - if (pde & PG_PRESENT_MASK) { - if (pde & PG_PSE_MASK) { - /* 2M pages with PAE, CR4.PSE is ignored */ - print_pte(mon, env, (l1 << 30) + (l2 << 21), pde, - ~((hwaddr)(1 << 20) - 1)); - } else { - pt_addr =3D pde & 0x3fffffffff000ULL; - for (l3 =3D 0; l3 < 512; l3++) { - cpu_physical_memory_read(pt_addr + l3 * 8, &pt= e, 8); - pte =3D le64_to_cpu(pte); - if (pte & PG_PRESENT_MASK) { - print_pte(mon, env, (l1 << 30) + (l2 << 21) - + (l3 << 12), - pte & ~PG_PSE_MASK, - ~(hwaddr)0xfff); - } - } - } - } - } - } - } + monitor_printf(mon, "%s\n", buf); } =20 -#ifdef TARGET_X86_64 -static void tlb_info_la48(Monitor *mon, CPUArchState *env, - uint64_t l0, uint64_t pml4_addr) +static +int mem_print_tlb(CPUState *cs, void *data, PTE_t *pte, + vaddr vaddr_in, int height, int offset) { - uint64_t l1, l2, l3, l4; - uint64_t pml4e, pdpe, pde, pte; - uint64_t pdp_addr, pd_addr, pt_addr; - - for (l1 =3D 0; l1 < 512; l1++) { - cpu_physical_memory_read(pml4_addr + l1 * 8, &pml4e, 8); - pml4e =3D le64_to_cpu(pml4e); - if (!(pml4e & PG_PRESENT_MASK)) { - continue; - } + struct mem_print_state *state =3D (struct mem_print_state *) data; + CPUClass *cc =3D CPU_GET_CLASS(cs); =20 - pdp_addr =3D pml4e & 0x3fffffffff000ULL; - for (l2 =3D 0; l2 < 512; l2++) { - cpu_physical_memory_read(pdp_addr + l2 * 8, &pdpe, 8); - pdpe =3D le64_to_cpu(pdpe); - if (!(pdpe & PG_PRESENT_MASK)) { - continue; - } - - if (pdpe & PG_PSE_MASK) { - /* 1G pages, CR4.PSE is ignored */ - print_pte(mon, env, (l0 << 48) + (l1 << 39) + (l2 << 30), - pdpe, 0x3ffffc0000000ULL); - continue; - } - - pd_addr =3D pdpe & 0x3fffffffff000ULL; - for (l3 =3D 0; l3 < 512; l3++) { - cpu_physical_memory_read(pd_addr + l3 * 8, &pde, 8); - pde =3D le64_to_cpu(pde); - if (!(pde & PG_PRESENT_MASK)) { - continue; - } - - if (pde & PG_PSE_MASK) { - /* 2M pages, CR4.PSE is ignored */ - print_pte(mon, env, (l0 << 48) + (l1 << 39) + (l2 << 3= 0) + - (l3 << 21), pde, 0x3ffffffe00000ULL); - continue; - } - - pt_addr =3D pde & 0x3fffffffff000ULL; - for (l4 =3D 0; l4 < 512; l4++) { - cpu_physical_memory_read(pt_addr - + l4 * 8, - &pte, 8); - pte =3D le64_to_cpu(pte); - if (pte & PG_PRESENT_MASK) { - print_pte(mon, env, (l0 << 48) + (l1 << 39) + - (l2 << 30) + (l3 << 21) + (l4 << 12), - pte & ~PG_PSE_MASK, 0x3fffffffff000ULL); - } - } - } - } - } + cc->sysemu_ops->mon_print_pte(state->mon, state->env, vaddr_in, + pte->pte64_t); + return 0; } =20 -static void tlb_info_la57(Monitor *mon, CPUArchState *env) +void hmp_info_tlb(Monitor *mon, const QDict *qdict) { - uint64_t l0; - uint64_t pml5e; - uint64_t pml5_addr; + struct mem_print_state state; =20 - pml5_addr =3D env->cr[3] & 0x3fffffffff000ULL; - for (l0 =3D 0; l0 < 512; l0++) { - cpu_physical_memory_read(pml5_addr + l0 * 8, &pml5e, 8); - pml5e =3D le64_to_cpu(pml5e); - if (pml5e & PG_PRESENT_MASK) { - tlb_info_la48(mon, env, l0, pml5e & 0x3fffffffff000ULL); - } + CPUState *cs =3D mon_get_cpu(mon); + if (!cs) { + monitor_printf(mon, "Unable to get CPUState. Internal error\n"); + return; } -} -#endif /* TARGET_X86_64 */ =20 -void hmp_info_tlb(Monitor *mon, const QDict *qdict) -{ - CPUArchState *env; + CPUClass *cc =3D CPU_GET_CLASS(cs); =20 - env =3D mon_get_cpu_env(mon); - if (!env) { - monitor_printf(mon, "No CPU available\n"); - return; + if ((!cc->sysemu_ops->pte_child) + || (!cc->sysemu_ops->pte_leaf) + || (!cc->sysemu_ops->pte_leaf_page_size) + || (!cc->sysemu_ops->page_table_entries_per_node) + || (!cc->sysemu_ops->pte_flags) + || (!cc->sysemu_ops->mon_print_pte) + || (!cc->sysemu_ops->mon_init_page_table_iterator)) { + monitor_printf(mon, "Info tlb unsupported on this ISA\n"); } =20 - if (!(env->cr[0] & CR0_PG_MASK)) { - monitor_printf(mon, "PG disabled\n"); + if (!cc->sysemu_ops->mon_init_page_table_iterator(mon, &state)) { + monitor_printf(mon, "Unable to initialize page table iterator\n"); return; } - if (env->cr[4] & CR4_PAE_MASK) { -#ifdef TARGET_X86_64 - if (env->hflags & HF_LMA_MASK) { - if (env->cr[4] & CR4_LA57_MASK) { - tlb_info_la57(mon, env); - } else { - tlb_info_la48(mon, env, 0, env->cr[3] & 0x3fffffffff000ULL= ); - } - } else -#endif - { - tlb_info_pae32(mon, env); - } - } else { - tlb_info_32(mon, env); - } + + /** + * 'info tlb' visits only leaf PTEs marked present. + * It does not check other protection bits. + */ + for_each_pte(cs, &mem_print_tlb, &state, false, false); } =20 static void mem_print(Monitor *mon, CPUArchState *env, --=20 2.34.1 From nobody Mon Nov 25 02:45:31 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=cs.unc.edu ARC-Seal: i=1; a=rsa-sha256; t=1717682687; cv=none; d=zohomail.com; s=zohoarc; b=G2KqXMKPE088Xysj78AG5f2PSzwPNu2V77NzN7S0WhjVXPb6nKmwNKTrV7Ro3gRMas0Ot7dq8/6jBNmnlOtULeioK3vnZIoBrCpKE8qYtN9AzVRKxq6UdPerfa50fwg8F8MjgOERjxiY1BX0ASyw36/loMuDKs0oie9BPJptl0U= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1717682687; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=SNa4gOrXa0ai6KwAKlEBeHKsG2hf21dIDUXE5wzfxfA=; b=O8YEV+/B1nhpqAW1viw3X5mvpYejYF3oOGKZZoxjoXom1iyH0lLfyd9G2SRNOg1voyyv/AQIu5S99WBSziHVKuqp3uv7fKRYSy4uhu9ELoCItIKROEzqmmgBgl0D78We30QOELB4o5nWx4mjjCvFvneMSfXQ0PngbyS4Fowpq+Y= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1717682686325658.672612738438; Thu, 6 Jun 2024 07:04:46 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1sFDiF-0003gq-JF; Thu, 06 Jun 2024 10:03:31 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1sFDiA-0003cE-87 for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:26 -0400 Received: from mail-qk1-x732.google.com ([2607:f8b0:4864:20::732]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1sFDi6-0003Kx-8a for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:25 -0400 Received: by mail-qk1-x732.google.com with SMTP id af79cd13be357-79533d9fdb3so50265985a.0 for ; Thu, 06 Jun 2024 07:03:20 -0700 (PDT) Received: from kermit.cs.unc.edu (kermit.cs.unc.edu. [152.2.133.133]) by smtp.gmail.com with ESMTPSA id af79cd13be357-795330b2305sm62935685a.88.2024.06.06.07.03.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 06 Jun 2024 07:03:18 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cs.unc.edu; s=google; t=1717682600; x=1718287400; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=SNa4gOrXa0ai6KwAKlEBeHKsG2hf21dIDUXE5wzfxfA=; b=YzmrGtxGYuXF4LJ8NeJd/IhbGy7Ek4osNnKhyOATZ/Duh/jJlr++zw6EtLMV/DACYY syEqIAqpiBR4w9HwKKBYfUIp9l4SOBvG6F8DFC3MF1dk/N00FLU3wJmD6xqadv8BN1Ur eAX2OhtOalaWXtYzco6X535hraCgVzuiWsM2dbC+zyxLomD1147CUjqJ5t1NvU60P0ZS GCVl/DvF9frcyY+nXAYPjdNnu2PYtehwNK5TgzS/xlbs5loxgXS2BgRuEbZ9pGXSRcnI RmPtbic/FK4yhCJw/mcnt6NmdvcksrfYhyqmlYNrqlJBV1zAslsq1Mu2LUNa3ge8Iv5X 5jQw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1717682600; x=1718287400; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=SNa4gOrXa0ai6KwAKlEBeHKsG2hf21dIDUXE5wzfxfA=; b=FIw3qp94P4z17fWTahLBgD+jbCJlB6E6ZhDzQCltBBkj9pGZv8hzu7tPiNE3pUlLVp 88w1FKjjBhnUKMeuYInZUrVuHf3w3VzFRMHa9OV4DVQHjAOHpVI8V+CMA1/TrS9SfkF+ 3AejHFhAhaHHSO71Yd/7wNz8n3ZP+864ZmwC1vrPaUmrYyWrheic03QQPRX7cUh5hjc4 GVclIxnhV9MwI51YjoNPJxesFGGsq/o9pZwAFCJAGOWciZT5VagWasj7FMjAJKqSm+ln zdhua8rn4avNCgpPH6rnXpcb1PqNRP9y4SpnqL/4iU2rbRjQ6LqRB+yL8x/0HbRnONap 1bSw== X-Gm-Message-State: AOJu0Yx5bhvSJkrnavz7rp9/U3Ve7CBfH1FaacM2YainnnyoG8RTAcfA NDNB16JNkeSySuK1TeFH7JJlyJsAE5Tuh/SOS/k/W37j1PXuPTWU8n+Yp/3DUGFO+IuAXA7PdZh GLL8rzuJ8c7a4akLtxkP0AktRZNlszwOcnejhzVZjEsqCEOmn+0L3bVMmsaxTyx7bPlj9LDIlOr ANr+16+PlINajVt/FPZ4fQCh9t+ax9 X-Google-Smtp-Source: AGHT+IFgZMd/QFSXBJl19iiymymrAfu+onLfKKAqiz8UMKE3Z4J9VAh8rMUME9F/rFVuyTLdh/wSTw== X-Received: by 2002:a05:620a:17a8:b0:795:1fee:7209 with SMTP id af79cd13be357-7952f0d64famr467001985a.9.1717682599422; Thu, 06 Jun 2024 07:03:19 -0700 (PDT) From: Don Porter To: qemu-devel@nongnu.org Cc: dave@treblig.org, peter.maydell@linaro.org, nadav.amit@gmail.com, richard.henderson@linaro.org, philmd@linaro.org, Don Porter Subject: [PATCH v3 3/6] Convert 'info mem' to use generic iterator Date: Thu, 6 Jun 2024 10:02:50 -0400 Message-Id: <20240606140253.2277760-4-porter@cs.unc.edu> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240606140253.2277760-1-porter@cs.unc.edu> References: <20240606140253.2277760-1-porter@cs.unc.edu> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::732; envelope-from=porter@cs.unc.edu; helo=mail-qk1-x732.google.com X-Spam_score_int: -19 X-Spam_score: -2.0 X-Spam_bar: -- X-Spam_report: (-2.0 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @cs.unc.edu) X-ZM-MESSAGEID: 1717682687219100001 Content-Type: text/plain; charset="utf-8" Signed-off-by: Don Porter --- include/hw/core/sysemu-cpu-ops.h | 6 + include/monitor/monitor.h | 4 + monitor/hmp-cmds-target.c | 5 +- target/i386/cpu.c | 1 + target/i386/cpu.h | 1 + target/i386/monitor.c | 354 ++++--------------------------- 6 files changed, 60 insertions(+), 311 deletions(-) diff --git a/include/hw/core/sysemu-cpu-ops.h b/include/hw/core/sysemu-cpu-= ops.h index bf3de3e004..3bef129460 100644 --- a/include/hw/core/sysemu-cpu-ops.h +++ b/include/hw/core/sysemu-cpu-ops.h @@ -250,6 +250,12 @@ typedef struct SysemuCPUOps { void (*mon_print_pte) (Monitor *mon, CPUArchState *env, hwaddr addr, hwaddr pte); =20 + /** + * @mon_print_mem: Hook called by the monitor to print a range + * of memory mappings in 'info mem' + */ + bool (*mon_print_mem)(CPUState *cs, struct mem_print_state *state); + } SysemuCPUOps; =20 #endif /* SYSEMU_CPU_OPS_H */ diff --git a/include/monitor/monitor.h b/include/monitor/monitor.h index 965f5d5450..e954946ba0 100644 --- a/include/monitor/monitor.h +++ b/include/monitor/monitor.h @@ -5,6 +5,7 @@ #include "qapi/qapi-types-misc.h" #include "qemu/readline.h" #include "exec/hwaddr.h" +#include "hw/core/cpu.h" =20 typedef struct MonitorHMP MonitorHMP; typedef struct MonitorOptions MonitorOptions; @@ -63,4 +64,7 @@ void monitor_register_hmp_info_hrt(const char *name, int error_vprintf_unless_qmp(const char *fmt, va_list ap) G_GNUC_PRINTF(1,= 0); int error_printf_unless_qmp(const char *fmt, ...) G_GNUC_PRINTF(1, 2); =20 +int compressing_iterator(CPUState *cs, void *data, PTE_t *pte, vaddr vaddr= _in, + int height, int offset); + #endif /* MONITOR_H */ diff --git a/monitor/hmp-cmds-target.c b/monitor/hmp-cmds-target.c index 3393e5ad0b..8ce37d3187 100644 --- a/monitor/hmp-cmds-target.c +++ b/monitor/hmp-cmds-target.c @@ -122,9 +122,8 @@ void hmp_info_registers(Monitor *mon, const QDict *qdic= t) } =20 /* Assume only called on present entries */ -static -int compressing_iterator(CPUState *cs, void *data, PTE_t *pte, - vaddr vaddr_in, int height, int offset) +int compressing_iterator(CPUState *cs, void *data, PTE_t *pte, vaddr vaddr= _in, + int height, int offset) { CPUClass *cc =3D CPU_GET_CLASS(cs); struct mem_print_state *state =3D (struct mem_print_state *) data; diff --git a/target/i386/cpu.c b/target/i386/cpu.c index 8bd6164b68..046d75f6bb 100644 --- a/target/i386/cpu.c +++ b/target/i386/cpu.c @@ -8316,6 +8316,7 @@ static const struct SysemuCPUOps i386_sysemu_ops =3D { .mon_init_page_table_iterator =3D &x86_mon_init_page_table_iterator, .mon_info_pg_print_header =3D &x86_mon_info_pg_print_header, .mon_flush_page_print_state =3D &x86_mon_flush_print_pg_state, + .mon_print_mem =3D &x86_mon_print_mem, }; #endif =20 diff --git a/target/i386/cpu.h b/target/i386/cpu.h index 1346ec0033..1e463cc556 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -2169,6 +2169,7 @@ void x86_mon_info_pg_print_header(Monitor *mon, struc= t mem_print_state *state); bool x86_mon_flush_print_pg_state(CPUState *cs, struct mem_print_state *st= ate); void x86_mon_print_pte(Monitor *mon, CPUArchState *env, hwaddr addr, hwaddr pte); +bool x86_mon_print_mem(CPUState *cs, struct mem_print_state *state); =20 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); =20 diff --git a/target/i386/monitor.c b/target/i386/monitor.c index ecde164857..215c018d1f 100644 --- a/target/i386/monitor.c +++ b/target/i386/monitor.c @@ -281,332 +281,70 @@ void hmp_info_tlb(Monitor *mon, const QDict *qdict) for_each_pte(cs, &mem_print_tlb, &state, false, false); } =20 -static void mem_print(Monitor *mon, CPUArchState *env, - hwaddr *pstart, int *plast_prot, - hwaddr end, int prot) +bool x86_mon_print_mem(CPUState *cs, struct mem_print_state *state) { - int prot1; - prot1 =3D *plast_prot; - if (prot !=3D prot1) { - if (*pstart !=3D -1) { - monitor_printf(mon, HWADDR_FMT_plx "-" HWADDR_FMT_plx " " - HWADDR_FMT_plx " %c%c%c\n", - addr_canonical(env, *pstart), - addr_canonical(env, end), - addr_canonical(env, end - *pstart), - prot1 & PG_USER_MASK ? 'u' : '-', - 'r', - prot1 & PG_RW_MASK ? 'w' : '-'); - } - if (prot !=3D 0) - *pstart =3D end; - else - *pstart =3D -1; - *plast_prot =3D prot; - } -} + CPUArchState *env =3D state->env; + int i =3D 0; =20 -static void mem_info_32(Monitor *mon, CPUArchState *env) -{ - unsigned int l1, l2; - int prot, last_prot; - uint32_t pgd, pde, pte; - hwaddr start, end; - - pgd =3D env->cr[3] & ~0xfff; - last_prot =3D 0; - start =3D -1; - for(l1 =3D 0; l1 < 1024; l1++) { - cpu_physical_memory_read(pgd + l1 * 4, &pde, 4); - pde =3D le32_to_cpu(pde); - end =3D l1 << 22; - if (pde & PG_PRESENT_MASK) { - if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) { - prot =3D pde & (PG_USER_MASK | PG_RW_MASK | PG_PRESENT_MAS= K); - mem_print(mon, env, &start, &last_prot, end, prot); - } else { - for(l2 =3D 0; l2 < 1024; l2++) { - cpu_physical_memory_read((pde & ~0xfff) + l2 * 4, &pte= , 4); - pte =3D le32_to_cpu(pte); - end =3D (l1 << 22) + (l2 << 12); - if (pte & PG_PRESENT_MASK) { - prot =3D pte & pde & - (PG_USER_MASK | PG_RW_MASK | PG_PRESENT_MASK); - } else { - prot =3D 0; - } - mem_print(mon, env, &start, &last_prot, end, prot); - } - } - } else { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); + /* We need to figure out the lowest populated level */ + for ( ; i < state->max_height; i++) { + if (state->vstart[i] !=3D -1) { + break; } } - /* Flush last range */ - mem_print(mon, env, &start, &last_prot, (hwaddr)1 << 32, 0); -} =20 -static void mem_info_pae32(Monitor *mon, CPUArchState *env) -{ - unsigned int l1, l2, l3; - int prot, last_prot; - uint64_t pdpe, pde, pte; - uint64_t pdp_addr, pd_addr, pt_addr; - hwaddr start, end; - - pdp_addr =3D env->cr[3] & ~0x1f; - last_prot =3D 0; - start =3D -1; - for (l1 =3D 0; l1 < 4; l1++) { - cpu_physical_memory_read(pdp_addr + l1 * 8, &pdpe, 8); - pdpe =3D le64_to_cpu(pdpe); - end =3D l1 << 30; - if (pdpe & PG_PRESENT_MASK) { - pd_addr =3D pdpe & 0x3fffffffff000ULL; - for (l2 =3D 0; l2 < 512; l2++) { - cpu_physical_memory_read(pd_addr + l2 * 8, &pde, 8); - pde =3D le64_to_cpu(pde); - end =3D (l1 << 30) + (l2 << 21); - if (pde & PG_PRESENT_MASK) { - if (pde & PG_PSE_MASK) { - prot =3D pde & (PG_USER_MASK | PG_RW_MASK | - PG_PRESENT_MASK); - mem_print(mon, env, &start, &last_prot, end, prot); - } else { - pt_addr =3D pde & 0x3fffffffff000ULL; - for (l3 =3D 0; l3 < 512; l3++) { - cpu_physical_memory_read(pt_addr + l3 * 8, &pt= e, 8); - pte =3D le64_to_cpu(pte); - end =3D (l1 << 30) + (l2 << 21) + (l3 << 12); - if (pte & PG_PRESENT_MASK) { - prot =3D pte & pde & (PG_USER_MASK | PG_RW= _MASK | - PG_PRESENT_MASK); - } else { - prot =3D 0; - } - mem_print(mon, env, &start, &last_prot, end, p= rot); - } - } - } else { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - } - } - } else { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - } - } - /* Flush last range */ - mem_print(mon, env, &start, &last_prot, (hwaddr)1 << 32, 0); -} + hwaddr vstart =3D state->vstart[i]; + hwaddr end =3D state->vend[i] + x86_pte_leaf_page_size(cs, i); + int prot =3D x86_pte_flags(state->ent[i]); =20 =20 -#ifdef TARGET_X86_64 -static void mem_info_la48(Monitor *mon, CPUArchState *env) -{ - int prot, last_prot; - uint64_t l1, l2, l3, l4; - uint64_t pml4e, pdpe, pde, pte; - uint64_t pml4_addr, pdp_addr, pd_addr, pt_addr, start, end; - - pml4_addr =3D env->cr[3] & 0x3fffffffff000ULL; - last_prot =3D 0; - start =3D -1; - for (l1 =3D 0; l1 < 512; l1++) { - cpu_physical_memory_read(pml4_addr + l1 * 8, &pml4e, 8); - pml4e =3D le64_to_cpu(pml4e); - end =3D l1 << 39; - if (pml4e & PG_PRESENT_MASK) { - pdp_addr =3D pml4e & 0x3fffffffff000ULL; - for (l2 =3D 0; l2 < 512; l2++) { - cpu_physical_memory_read(pdp_addr + l2 * 8, &pdpe, 8); - pdpe =3D le64_to_cpu(pdpe); - end =3D (l1 << 39) + (l2 << 30); - if (pdpe & PG_PRESENT_MASK) { - if (pdpe & PG_PSE_MASK) { - prot =3D pdpe & (PG_USER_MASK | PG_RW_MASK | - PG_PRESENT_MASK); - prot &=3D pml4e; - mem_print(mon, env, &start, &last_prot, end, prot); - } else { - pd_addr =3D pdpe & 0x3fffffffff000ULL; - for (l3 =3D 0; l3 < 512; l3++) { - cpu_physical_memory_read(pd_addr + l3 * 8, &pd= e, 8); - pde =3D le64_to_cpu(pde); - end =3D (l1 << 39) + (l2 << 30) + (l3 << 21); - if (pde & PG_PRESENT_MASK) { - if (pde & PG_PSE_MASK) { - prot =3D pde & (PG_USER_MASK | PG_RW_M= ASK | - PG_PRESENT_MASK); - prot &=3D pml4e & pdpe; - mem_print(mon, env, &start, - &last_prot, end, prot); - } else { - pt_addr =3D pde & 0x3fffffffff000ULL; - for (l4 =3D 0; l4 < 512; l4++) { - cpu_physical_memory_read(pt_addr - + l4 * 8, - &pte, 8); - pte =3D le64_to_cpu(pte); - end =3D (l1 << 39) + (l2 << 30) + - (l3 << 21) + (l4 << 12); - if (pte & PG_PRESENT_MASK) { - prot =3D pte & (PG_USER_MASK |= PG_RW_MASK | - PG_PRESENT_MASK); - prot &=3D pml4e & pdpe & pde; - } else { - prot =3D 0; - } - mem_print(mon, env, &start, - &last_prot, end, prot); - } - } - } else { - prot =3D 0; - mem_print(mon, env, &start, - &last_prot, end, prot); - } - } - } - } else { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - } - } - } else { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - } - } - /* Flush last range */ - mem_print(mon, env, &start, &last_prot, (hwaddr)1 << 48, 0); + monitor_printf(state->mon, HWADDR_FMT_plx "-" HWADDR_FMT_plx " " + HWADDR_FMT_plx " %c%c%c\n", + addr_canonical(env, vstart), + addr_canonical(env, end), + addr_canonical(env, end - vstart), + prot & PG_USER_MASK ? 'u' : '-', + 'r', + prot & PG_RW_MASK ? 'w' : '-'); + return true; } =20 -static void mem_info_la57(Monitor *mon, CPUArchState *env) +void hmp_info_mem(Monitor *mon, const QDict *qdict) { - int prot, last_prot; - uint64_t l0, l1, l2, l3, l4; - uint64_t pml5e, pml4e, pdpe, pde, pte; - uint64_t pml5_addr, pml4_addr, pdp_addr, pd_addr, pt_addr, start, end; - - pml5_addr =3D env->cr[3] & 0x3fffffffff000ULL; - last_prot =3D 0; - start =3D -1; - for (l0 =3D 0; l0 < 512; l0++) { - cpu_physical_memory_read(pml5_addr + l0 * 8, &pml5e, 8); - pml5e =3D le64_to_cpu(pml5e); - end =3D l0 << 48; - if (!(pml5e & PG_PRESENT_MASK)) { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - continue; - } - - pml4_addr =3D pml5e & 0x3fffffffff000ULL; - for (l1 =3D 0; l1 < 512; l1++) { - cpu_physical_memory_read(pml4_addr + l1 * 8, &pml4e, 8); - pml4e =3D le64_to_cpu(pml4e); - end =3D (l0 << 48) + (l1 << 39); - if (!(pml4e & PG_PRESENT_MASK)) { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - continue; - } + struct mem_print_state state; + CPUState *cs =3D mon_get_cpu(mon); =20 - pdp_addr =3D pml4e & 0x3fffffffff000ULL; - for (l2 =3D 0; l2 < 512; l2++) { - cpu_physical_memory_read(pdp_addr + l2 * 8, &pdpe, 8); - pdpe =3D le64_to_cpu(pdpe); - end =3D (l0 << 48) + (l1 << 39) + (l2 << 30); - if (pdpe & PG_PRESENT_MASK) { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - continue; - } - - if (pdpe & PG_PSE_MASK) { - prot =3D pdpe & (PG_USER_MASK | PG_RW_MASK | - PG_PRESENT_MASK); - prot &=3D pml5e & pml4e; - mem_print(mon, env, &start, &last_prot, end, prot); - continue; - } - - pd_addr =3D pdpe & 0x3fffffffff000ULL; - for (l3 =3D 0; l3 < 512; l3++) { - cpu_physical_memory_read(pd_addr + l3 * 8, &pde, 8); - pde =3D le64_to_cpu(pde); - end =3D (l0 << 48) + (l1 << 39) + (l2 << 30) + (l3 << = 21); - if (pde & PG_PRESENT_MASK) { - prot =3D 0; - mem_print(mon, env, &start, &last_prot, end, prot); - continue; - } - - if (pde & PG_PSE_MASK) { - prot =3D pde & (PG_USER_MASK | PG_RW_MASK | - PG_PRESENT_MASK); - prot &=3D pml5e & pml4e & pdpe; - mem_print(mon, env, &start, &last_prot, end, prot); - continue; - } - - pt_addr =3D pde & 0x3fffffffff000ULL; - for (l4 =3D 0; l4 < 512; l4++) { - cpu_physical_memory_read(pt_addr + l4 * 8, &pte, 8= ); - pte =3D le64_to_cpu(pte); - end =3D (l0 << 48) + (l1 << 39) + (l2 << 30) + - (l3 << 21) + (l4 << 12); - if (pte & PG_PRESENT_MASK) { - prot =3D pte & (PG_USER_MASK | PG_RW_MASK | - PG_PRESENT_MASK); - prot &=3D pml5e & pml4e & pdpe & pde; - } else { - prot =3D 0; - } - mem_print(mon, env, &start, &last_prot, end, prot); - } - } - } - } + if (!cs) { + monitor_printf(mon, "Unable to get CPUState. Internal error\n"); + return; } - /* Flush last range */ - mem_print(mon, env, &start, &last_prot, (hwaddr)1 << 57, 0); -} -#endif /* TARGET_X86_64 */ =20 -void hmp_info_mem(Monitor *mon, const QDict *qdict) -{ - CPUArchState *env; + CPUClass *cc =3D CPU_GET_CLASS(cs); =20 - env =3D mon_get_cpu_env(mon); - if (!env) { - monitor_printf(mon, "No CPU available\n"); - return; + if ((!cc->sysemu_ops->pte_child) + || (!cc->sysemu_ops->pte_leaf) + || (!cc->sysemu_ops->pte_leaf_page_size) + || (!cc->sysemu_ops->page_table_entries_per_node) + || (!cc->sysemu_ops->pte_flags) + || (!cc->sysemu_ops->mon_print_mem) + || (!cc->sysemu_ops->mon_init_page_table_iterator)) { + monitor_printf(mon, "Info tlb unsupported on this ISA\n"); } =20 - if (!(env->cr[0] & CR0_PG_MASK)) { - monitor_printf(mon, "PG disabled\n"); + if (!cc->sysemu_ops->mon_init_page_table_iterator(mon, &state)) { + monitor_printf(mon, "Unable to initialize page table iterator\n"); return; } - if (env->cr[4] & CR4_PAE_MASK) { -#ifdef TARGET_X86_64 - if (env->hflags & HF_LMA_MASK) { - if (env->cr[4] & CR4_LA57_MASK) { - mem_info_la57(mon, env); - } else { - mem_info_la48(mon, env); - } - } else -#endif - { - mem_info_pae32(mon, env); - } - } else { - mem_info_32(mon, env); - } + + state.flusher =3D cc->sysemu_ops->mon_print_mem; + + /** + * We must visit interior entries to update prot + */ + for_each_pte(cs, &compressing_iterator, &state, true, false); + + /* Flush the last entry, if needed */ + cc->sysemu_ops->mon_print_mem(cs, &state); } =20 void hmp_mce(Monitor *mon, const QDict *qdict) --=20 2.34.1 From nobody Mon Nov 25 02:45:31 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=cs.unc.edu ARC-Seal: i=1; a=rsa-sha256; t=1717682673; cv=none; d=zohomail.com; s=zohoarc; b=WmC70jV6e+IBLcapq7YsBAnHTrsQnkG5xOj7yzQfXL5sbHwsP+wmwfl80cUnHxQS9gnOGmDjnYyPYrrCcESVi8i/L+dRc0LwK3kNenQ3VTIgfOb3h4KRWj17xUI0e71EII2I5Wf3OtubOv0A8/ORnjVKLGzxIZsDa/OqTN1zZj0= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1717682673; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=HxN9qpvPGsKbtPRmGWpguyLi6SlUkX8Wype7csRQ8AI=; b=ajrJ51jsb0bOD+188lwkkQFDb7eu9HLbd/WTu0Yyqj5afe4fyp+FHWcJn7D89ovV1GKaLlG0fw8sb0Jf5o+isVIsJ7GHpC6dLbdzXKG56Fib3XqPAbPt/mpQONqQXGbhyWWFMu2wNm1KUuE8F4Tbu1s5tJfO+QZR9jrhY8y8dC0= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1717682673702926.4627595576834; Thu, 6 Jun 2024 07:04:33 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1sFDiF-0003gv-Vv; Thu, 06 Jun 2024 10:03:32 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1sFDiB-0003cr-W2 for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:28 -0400 Received: from mail-qk1-x733.google.com ([2607:f8b0:4864:20::733]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1sFDi8-0003L8-Cx for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:27 -0400 Received: by mail-qk1-x733.google.com with SMTP id af79cd13be357-795186ae3e9so56924985a.0 for ; Thu, 06 Jun 2024 07:03:22 -0700 (PDT) Received: from kermit.cs.unc.edu (kermit.cs.unc.edu. [152.2.133.133]) by smtp.gmail.com with ESMTPSA id af79cd13be357-795330b2305sm62935685a.88.2024.06.06.07.03.19 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 06 Jun 2024 07:03:19 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cs.unc.edu; s=google; t=1717682601; x=1718287401; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=HxN9qpvPGsKbtPRmGWpguyLi6SlUkX8Wype7csRQ8AI=; b=AXfAoZVH7qJQl31YUMYNY8wVZI/qU4zU/ta2wW2m1TOSapIEvyselJxocNWL+lPtIn sOykzSMtyn7Sb8nI5DzwjkMAsoO7i6xJR3x89UPS80sJcavNJxqYZeFcXscR9SJxIsWY b9wH54iYoVF7cJPr1H8ta9DR4ST7+7IQqeB62/wcNqxlqGK3vzJhOTVVT9YDPhlCsKgy vugCXIPyDBYvXpZ2GyEkIdUTIXyleJi8yu0RvrFu0C4hDlZ23ayOoNuYAaCNruerprfk QE+iHkPjOqMhEK/tSYKi/GjSsY8WR9L/GOPsi3iAgri6mEQoFipGhp1+lzXnNLLZbDKJ YerQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1717682601; x=1718287401; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=HxN9qpvPGsKbtPRmGWpguyLi6SlUkX8Wype7csRQ8AI=; b=c/QTeeU8Re4SW3RvX6dHa81MafpLgOUFTACR9AtJhFgwF7W/+pCSs7bx1ucCn07kEI u1Qms12VUEYRvoR1j05mPyNzqfSkRRHCFLJOWQR66CLGNzuzPV7cmSJF5VqOkdMjd7sP SKyV+/42fUezfbtjebqNfXBYdHUAp2SBkn/CfdfQJQWYx/fJXMRs5sm3Vmi45AWzA+Iw thgat8mCWFuSVurzNgqwLJ7P86RZPBIfPoJBh3Qhe/cj943/EZtVrUbz6jLwpHYAK8Xu gYmFPlScGi0TLm1hCCumik4OUnV7kiq/7C+OWp25MpC/eDGjs8Qm/yVNWS6UHasO7Pl2 rtmQ== X-Gm-Message-State: AOJu0YyL2h/ey7j+h/KVWeJgWOGAoJSz6ZGUzkyHqOlrLDLX6KizMh93 83vOIIncag9+ZRoCNUEUXSuHyasJvvTyNADgS57Ldu+4mgmPZbkYk7xpKoHqrJP/0y68zME+DIC b6vCAkuwA6UlzZrOaX07U5gct+Yi6c6svwJPbkpNSvn1nWlptEtrImNU3gygzonR3vV6I1woGmu YIbPkgFEhM47tNWolQmHFVy/RCYr9R X-Google-Smtp-Source: AGHT+IHemDzSNwtQ1uX9/SJWO99dK/qbboh7GY524Kovd8O9cf0BJVesUXOuFtOl6kvd303z2jwLEg== X-Received: by 2002:a05:620a:2453:b0:792:c243:3270 with SMTP id af79cd13be357-79523d263f1mr748321885a.7.1717682600734; Thu, 06 Jun 2024 07:03:20 -0700 (PDT) From: Don Porter To: qemu-devel@nongnu.org Cc: dave@treblig.org, peter.maydell@linaro.org, nadav.amit@gmail.com, richard.henderson@linaro.org, philmd@linaro.org, Don Porter Subject: [PATCH v3 4/6] Convert x86_cpu_get_memory_mapping() to use generic iterators Date: Thu, 6 Jun 2024 10:02:51 -0400 Message-Id: <20240606140253.2277760-5-porter@cs.unc.edu> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240606140253.2277760-1-porter@cs.unc.edu> References: <20240606140253.2277760-1-porter@cs.unc.edu> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::733; envelope-from=porter@cs.unc.edu; helo=mail-qk1-x733.google.com X-Spam_score_int: -19 X-Spam_score: -2.0 X-Spam_bar: -- X-Spam_report: (-2.0 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @cs.unc.edu) X-ZM-MESSAGEID: 1717682675144100003 Content-Type: text/plain; charset="utf-8" Signed-off-by: Don Porter --- target/i386/arch_memory_mapping.c | 320 ++++-------------------------- 1 file changed, 43 insertions(+), 277 deletions(-) diff --git a/target/i386/arch_memory_mapping.c b/target/i386/arch_memory_ma= pping.c index 562a00b5a7..b52e98133c 100644 --- a/target/i386/arch_memory_mapping.c +++ b/target/i386/arch_memory_mapping.c @@ -19,6 +19,7 @@ ************** code hook implementations for x86 *********** */ =20 +/* PAE Paging or IA-32e Paging */ #define PML4_ADDR_MASK 0xffffffffff000ULL /* selects bits 51:12 */ =20 /** @@ -365,301 +366,66 @@ x86_pte_child(CPUState *cs, PTE_t *pte, int height) return -1; } =20 -/* PAE Paging or IA-32e Paging */ -static void walk_pte(MemoryMappingList *list, AddressSpace *as, - hwaddr pte_start_addr, - int32_t a20_mask, target_ulong start_line_addr) -{ - hwaddr pte_addr, start_paddr; - uint64_t pte; - target_ulong start_vaddr; - int i; - - for (i =3D 0; i < 512; i++) { - pte_addr =3D (pte_start_addr + i * 8) & a20_mask; - pte =3D address_space_ldq(as, pte_addr, MEMTXATTRS_UNSPECIFIED, NU= LL); - if (!(pte & PG_PRESENT_MASK)) { - /* not present */ - continue; - } - - start_paddr =3D (pte & ~0xfff) & ~(0x1ULL << 63); - if (cpu_physical_memory_is_io(start_paddr)) { - /* I/O region */ - continue; - } - - start_vaddr =3D start_line_addr | ((i & 0x1ff) << 12); - memory_mapping_list_add_merge_sorted(list, start_paddr, - start_vaddr, 1 << 12); - } -} - -/* 32-bit Paging */ -static void walk_pte2(MemoryMappingList *list, AddressSpace *as, - hwaddr pte_start_addr, int32_t a20_mask, - target_ulong start_line_addr) -{ - hwaddr pte_addr, start_paddr; - uint32_t pte; - target_ulong start_vaddr; - int i; - - for (i =3D 0; i < 1024; i++) { - pte_addr =3D (pte_start_addr + i * 4) & a20_mask; - pte =3D address_space_ldl(as, pte_addr, MEMTXATTRS_UNSPECIFIED, NU= LL); - if (!(pte & PG_PRESENT_MASK)) { - /* not present */ - continue; - } - - start_paddr =3D pte & ~0xfff; - if (cpu_physical_memory_is_io(start_paddr)) { - /* I/O region */ - continue; - } - - start_vaddr =3D start_line_addr | ((i & 0x3ff) << 12); - memory_mapping_list_add_merge_sorted(list, start_paddr, - start_vaddr, 1 << 12); - } -} - -/* PAE Paging or IA-32e Paging */ -#define PLM4_ADDR_MASK 0xffffffffff000ULL /* selects bits 51:12 */ +/** + * Back to x86 hooks + */ +struct memory_mapping_data { + MemoryMappingList *list; +}; =20 -static void walk_pde(MemoryMappingList *list, AddressSpace *as, - hwaddr pde_start_addr, - int32_t a20_mask, target_ulong start_line_addr) +static int add_memory_mapping_to_list(CPUState *cs, void *data, PTE_t *pte, + vaddr vaddr_in, int height, + int offset) { - hwaddr pde_addr, pte_start_addr, start_paddr; - uint64_t pde; - target_ulong line_addr, start_vaddr; - int i; - - for (i =3D 0; i < 512; i++) { - pde_addr =3D (pde_start_addr + i * 8) & a20_mask; - pde =3D address_space_ldq(as, pde_addr, MEMTXATTRS_UNSPECIFIED, NU= LL); - if (!(pde & PG_PRESENT_MASK)) { - /* not present */ - continue; - } - - line_addr =3D start_line_addr | ((i & 0x1ff) << 21); - if (pde & PG_PSE_MASK) { - /* 2 MB page */ - start_paddr =3D (pde & ~0x1fffff) & ~(0x1ULL << 63); - if (cpu_physical_memory_is_io(start_paddr)) { - /* I/O region */ - continue; - } - start_vaddr =3D line_addr; - memory_mapping_list_add_merge_sorted(list, start_paddr, - start_vaddr, 1 << 21); - continue; - } + X86CPU *cpu =3D X86_CPU(cs); + CPUX86State *env =3D &cpu->env; =20 - pte_start_addr =3D (pde & PLM4_ADDR_MASK) & a20_mask; - walk_pte(list, as, pte_start_addr, a20_mask, line_addr); - } -} + struct memory_mapping_data *mm_data =3D (struct memory_mapping_data *)= data; =20 -/* 32-bit Paging */ -static void walk_pde2(MemoryMappingList *list, AddressSpace *as, - hwaddr pde_start_addr, int32_t a20_mask, - bool pse) -{ - hwaddr pde_addr, pte_start_addr, start_paddr, high_paddr; - uint32_t pde; - target_ulong line_addr, start_vaddr; - int i; - - for (i =3D 0; i < 1024; i++) { - pde_addr =3D (pde_start_addr + i * 4) & a20_mask; - pde =3D address_space_ldl(as, pde_addr, MEMTXATTRS_UNSPECIFIED, NU= LL); - if (!(pde & PG_PRESENT_MASK)) { - /* not present */ - continue; + hwaddr start_paddr =3D 0; + size_t pg_size =3D x86_pte_leaf_page_size(cs, height); + switch (height) { + case 1: + start_paddr =3D pte->pte64_t & ~0xfff; + if (env->cr[4] & CR4_PAE_MASK) { + start_paddr &=3D ~(0x1ULL << 63); } - - line_addr =3D (((unsigned int)i & 0x3ff) << 22); - if ((pde & PG_PSE_MASK) && pse) { + break; + case 2: + if (env->cr[4] & CR4_PAE_MASK) { + start_paddr =3D (pte->pte64_t & ~0x1fffff) & ~(0x1ULL << 63); + } else { + assert(!!(env->cr[4] & CR4_PSE_MASK)); /* * 4 MB page: * bits 39:32 are bits 20:13 of the PDE * bit3 31:22 are bits 31:22 of the PDE */ - high_paddr =3D ((hwaddr)(pde & 0x1fe000) << 19); - start_paddr =3D (pde & ~0x3fffff) | high_paddr; - if (cpu_physical_memory_is_io(start_paddr)) { - /* I/O region */ - continue; - } - start_vaddr =3D line_addr; - memory_mapping_list_add_merge_sorted(list, start_paddr, - start_vaddr, 1 << 22); - continue; - } - - pte_start_addr =3D (pde & ~0xfff) & a20_mask; - walk_pte2(list, as, pte_start_addr, a20_mask, line_addr); - } -} - -/* PAE Paging */ -static void walk_pdpe2(MemoryMappingList *list, AddressSpace *as, - hwaddr pdpe_start_addr, int32_t a20_mask) -{ - hwaddr pdpe_addr, pde_start_addr; - uint64_t pdpe; - target_ulong line_addr; - int i; - - for (i =3D 0; i < 4; i++) { - pdpe_addr =3D (pdpe_start_addr + i * 8) & a20_mask; - pdpe =3D address_space_ldq(as, pdpe_addr, MEMTXATTRS_UNSPECIFIED, = NULL); - if (!(pdpe & PG_PRESENT_MASK)) { - /* not present */ - continue; - } - - line_addr =3D (((unsigned int)i & 0x3) << 30); - pde_start_addr =3D (pdpe & ~0xfff) & a20_mask; - walk_pde(list, as, pde_start_addr, a20_mask, line_addr); - } -} - -#ifdef TARGET_X86_64 -/* IA-32e Paging */ -static void walk_pdpe(MemoryMappingList *list, AddressSpace *as, - hwaddr pdpe_start_addr, int32_t a20_mask, - target_ulong start_line_addr) -{ - hwaddr pdpe_addr, pde_start_addr, start_paddr; - uint64_t pdpe; - target_ulong line_addr, start_vaddr; - int i; - - for (i =3D 0; i < 512; i++) { - pdpe_addr =3D (pdpe_start_addr + i * 8) & a20_mask; - pdpe =3D address_space_ldq(as, pdpe_addr, MEMTXATTRS_UNSPECIFIED, = NULL); - if (!(pdpe & PG_PRESENT_MASK)) { - /* not present */ - continue; - } - - line_addr =3D start_line_addr | ((i & 0x1ffULL) << 30); - if (pdpe & PG_PSE_MASK) { - /* 1 GB page */ - start_paddr =3D (pdpe & ~0x3fffffff) & ~(0x1ULL << 63); - if (cpu_physical_memory_is_io(start_paddr)) { - /* I/O region */ - continue; - } - start_vaddr =3D line_addr; - memory_mapping_list_add_merge_sorted(list, start_paddr, - start_vaddr, 1 << 30); - continue; + hwaddr high_paddr =3D ((hwaddr)(pte->pte64_t & 0x1fe000) << 19= ); + start_paddr =3D (pte->pte64_t & ~0x3fffff) | high_paddr; } - - pde_start_addr =3D (pdpe & PLM4_ADDR_MASK) & a20_mask; - walk_pde(list, as, pde_start_addr, a20_mask, line_addr); + break; + case 3: + /* Select bits 30--51 */ + start_paddr =3D (pte->pte64_t & 0xfffffc0000000); + break; + default: + g_assert_not_reached(); } -} - -/* IA-32e Paging */ -static void walk_pml4e(MemoryMappingList *list, AddressSpace *as, - hwaddr pml4e_start_addr, int32_t a20_mask, - target_ulong start_line_addr) -{ - hwaddr pml4e_addr, pdpe_start_addr; - uint64_t pml4e; - target_ulong line_addr; - int i; - - for (i =3D 0; i < 512; i++) { - pml4e_addr =3D (pml4e_start_addr + i * 8) & a20_mask; - pml4e =3D address_space_ldq(as, pml4e_addr, MEMTXATTRS_UNSPECIFIED, - NULL); - if (!(pml4e & PG_PRESENT_MASK)) { - /* not present */ - continue; - } =20 - line_addr =3D start_line_addr | ((i & 0x1ffULL) << 39); - pdpe_start_addr =3D (pml4e & PLM4_ADDR_MASK) & a20_mask; - walk_pdpe(list, as, pdpe_start_addr, a20_mask, line_addr); + /* This hook skips mappings for the I/O region */ + if (cpu_physical_memory_is_io(start_paddr)) { + /* I/O region */ + return 0; } -} =20 -static void walk_pml5e(MemoryMappingList *list, AddressSpace *as, - hwaddr pml5e_start_addr, int32_t a20_mask) -{ - hwaddr pml5e_addr, pml4e_start_addr; - uint64_t pml5e; - target_ulong line_addr; - int i; - - for (i =3D 0; i < 512; i++) { - pml5e_addr =3D (pml5e_start_addr + i * 8) & a20_mask; - pml5e =3D address_space_ldq(as, pml5e_addr, MEMTXATTRS_UNSPECIFIED, - NULL); - if (!(pml5e & PG_PRESENT_MASK)) { - /* not present */ - continue; - } - - line_addr =3D (0x7fULL << 57) | ((i & 0x1ffULL) << 48); - pml4e_start_addr =3D (pml5e & PLM4_ADDR_MASK) & a20_mask; - walk_pml4e(list, as, pml4e_start_addr, a20_mask, line_addr); - } + memory_mapping_list_add_merge_sorted(mm_data->list, start_paddr, + vaddr_in, pg_size); + return 0; } -#endif =20 bool x86_cpu_get_memory_mapping(CPUState *cs, MemoryMappingList *list, Error **errp) { - X86CPU *cpu =3D X86_CPU(cs); - CPUX86State *env =3D &cpu->env; - int32_t a20_mask; - - if (!cpu_paging_enabled(cs)) { - /* paging is disabled */ - return true; - } - - a20_mask =3D x86_get_a20_mask(env); - if (env->cr[4] & CR4_PAE_MASK) { -#ifdef TARGET_X86_64 - if (env->hflags & HF_LMA_MASK) { - if (env->cr[4] & CR4_LA57_MASK) { - hwaddr pml5e_addr; - - pml5e_addr =3D (env->cr[3] & PLM4_ADDR_MASK) & a20_mask; - walk_pml5e(list, cs->as, pml5e_addr, a20_mask); - } else { - hwaddr pml4e_addr; - - pml4e_addr =3D (env->cr[3] & PLM4_ADDR_MASK) & a20_mask; - walk_pml4e(list, cs->as, pml4e_addr, a20_mask, - 0xffffULL << 48); - } - } else -#endif - { - hwaddr pdpe_addr; - - pdpe_addr =3D (env->cr[3] & ~0x1f) & a20_mask; - walk_pdpe2(list, cs->as, pdpe_addr, a20_mask); - } - } else { - hwaddr pde_addr; - bool pse; - - pde_addr =3D (env->cr[3] & ~0xfff) & a20_mask; - pse =3D !!(env->cr[4] & CR4_PSE_MASK); - walk_pde2(list, cs->as, pde_addr, a20_mask, pse); - } - - return true; + return for_each_pte(cs, &add_memory_mapping_to_list, list, false, fals= e); } --=20 2.34.1 From nobody Mon Nov 25 02:45:31 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=cs.unc.edu ARC-Seal: i=1; a=rsa-sha256; t=1717682690; cv=none; d=zohomail.com; s=zohoarc; b=NdYXKSlSKGZxWtgSKQ2tw4BB52/BezXA2W03SLR/zqZbtTwfOWxElqqASSE/x+BK/47dMk11WJVYH6fahd5JkooLGrkG1FBSWP+wEDT2fHIvsDQyC9GEM8ZdGWttn/KgH6sPuA4p+FQm2EncXeL6nykj1TjXeNlVIudVOmSq++k= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1717682690; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=1ShuxEyf0HipHJt9wpI+EXkEOs6rK3YexDfXUTrBIM8=; b=TbVSV7/QvK08mrifdCFDbH41vmRZr1FxyxCGu+NUboa5QQLT+TC+WtAQyy16j2+CPBOAO6kbUkmSGWJkVgXh2sNEzHKSTb2zn1sD19bQGFJ0iWlezi5XpXHrLJgPUB3zk/ZvKIcmmeFNlnBpCJprwVJQbHDIyxxeHKoy8sblOR8= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1717682690296855.898541546047; Thu, 6 Jun 2024 07:04:50 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1sFDiI-0003ht-8I; Thu, 06 Jun 2024 10:03:34 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1sFDiD-0003dO-P8 for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:29 -0400 Received: from mail-qt1-x831.google.com ([2607:f8b0:4864:20::831]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1sFDi8-0003LH-DB for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:28 -0400 Received: by mail-qt1-x831.google.com with SMTP id d75a77b69052e-44030e79ed4so4477801cf.1 for ; Thu, 06 Jun 2024 07:03:23 -0700 (PDT) Received: from kermit.cs.unc.edu (kermit.cs.unc.edu. [152.2.133.133]) by smtp.gmail.com with ESMTPSA id af79cd13be357-795330b2305sm62935685a.88.2024.06.06.07.03.20 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 06 Jun 2024 07:03:21 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cs.unc.edu; s=google; t=1717682602; x=1718287402; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=1ShuxEyf0HipHJt9wpI+EXkEOs6rK3YexDfXUTrBIM8=; b=SIoZ4WpaetXO1PfVSSikPSgGVyjKIVumaUmMYmJmRhY9uWQALsHVgOpbEy2xapr8au nsr0ye2QqIKVJgXpI5YPQOlohpaKzWrLDeb236Xbm3oUmWgQDE+ob1K7aRj+tkXfEm/M AD6DZwYxrAyOsNxDBPIgH0lC2OwkHkoijeRfu5LmZ+YMHG+VUVlBj+CUKBAMTrl03U9v rhoR14VIP0XKKlf8w7GUI/nqfcKyAXMHPYMG8wrfsgX7axnSD9RPpFqTmXMbhu7hpA7N GjAp1LiPd5OKOY1H8s8XE+hwr+sym3pAkgH+94i4uUEEft/KU0mo1aIRZGJTVznqcPOs 8Tyw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1717682602; x=1718287402; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=1ShuxEyf0HipHJt9wpI+EXkEOs6rK3YexDfXUTrBIM8=; b=NYo8Z7KCWaVwiBs5l8WUoiH6JjWSUFLPVUc9S1yqlkj1iq4aDPLfrOpc9JbLFHnV5s 0+2/fsT35Aj0p2NPXtf4ohBErbOZSOPOgzdR00bTtYWU5Gtnk11mX+aDULkweYYPzsBb vLDIkBCcdcP2ksXmU+NjJOmsDA3YnrPtBFoygKCyfxcXbyIs0pTl/4ZnOlgOtm2PA2qh wfsmsGTZkjQ413GrDdsNbsSQpfUz0fZn5upw+YPgq/KaVZMXnnxVMP/lHDzhPlCIES3H Y1wq8Hbg3GrzBKO3K4k8nNJC9IydxW8KaM8+sOUgymYVHsUlQBNgt7RTYKow97UZSuQq QxIQ== X-Gm-Message-State: AOJu0Yz7lASje1jnw5DYXWd+kyKmk2nfStru4oCfwR58DDf0NzrR0lM5 cWiD4vZra/8qJlLmiFUVvY70qnfIVruzBpKUGc+EDWw5HPEmSyF6MlDNNBFsZTIHsNzaypjh+jf lb8j2gBvayqwBRTIddDznTNSCUcGv5vTvjRlBItMXOPSmOtZ6hH7rVht+ExuDCnYkdJemqFMiUQ kUZXbbCkcxSNnWLxAQPubblTEoHIZz X-Google-Smtp-Source: AGHT+IHesWb+HG3iPMjhpYpTlokoUqfXWhXlJeQKpEjtXMb97dNcmLQ2e202uWqpC3JYRx0c2pAEaQ== X-Received: by 2002:a05:622a:5c7:b0:43f:f168:ae45 with SMTP id d75a77b69052e-4402b66f2bfmr58626691cf.48.1717682601718; Thu, 06 Jun 2024 07:03:21 -0700 (PDT) From: Don Porter To: qemu-devel@nongnu.org Cc: dave@treblig.org, peter.maydell@linaro.org, nadav.amit@gmail.com, richard.henderson@linaro.org, philmd@linaro.org, Don Porter Subject: [PATCH v3 5/6] Move tcg implementation of x86 get_physical_address into common helper code. Date: Thu, 6 Jun 2024 10:02:52 -0400 Message-Id: <20240606140253.2277760-6-porter@cs.unc.edu> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240606140253.2277760-1-porter@cs.unc.edu> References: <20240606140253.2277760-1-porter@cs.unc.edu> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::831; envelope-from=porter@cs.unc.edu; helo=mail-qt1-x831.google.com X-Spam_score_int: -19 X-Spam_score: -2.0 X-Spam_bar: -- X-Spam_report: (-2.0 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @cs.unc.edu) X-ZM-MESSAGEID: 1717682691370100001 Content-Type: text/plain; charset="utf-8" Signed-off-by: Don Porter Reviewed-by: Philippe Mathieu-Daud=C3=A9 --- target/i386/cpu.h | 42 ++ target/i386/helper.c | 515 +++++++++++++++++++++++++ target/i386/tcg/sysemu/excp_helper.c | 555 +-------------------------- 3 files changed, 562 insertions(+), 550 deletions(-) diff --git a/target/i386/cpu.h b/target/i386/cpu.h index 1e463cc556..2c7cfe7901 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -2136,6 +2136,43 @@ struct X86CPUClass { ResettablePhases parent_phases; }; =20 + +typedef struct X86TranslateParams { + target_ulong addr; + target_ulong cr3; + int pg_mode; + int mmu_idx; + int ptw_idx; + MMUAccessType access_type; +} X86TranslateParams; + +typedef struct X86TranslateResult { + hwaddr paddr; + int prot; + int page_size; +} X86TranslateResult; + +typedef enum X86TranslateFaultStage2 { + S2_NONE, + S2_GPA, + S2_GPT, +} X86TranslateFaultStage2; + +typedef struct X86TranslateFault { + int exception_index; + int error_code; + target_ulong cr2; + X86TranslateFaultStage2 stage2; +} X86TranslateFault; + +typedef struct X86PTETranslate { + CPUX86State *env; + X86TranslateFault *err; + int ptw_idx; + void *haddr; + hwaddr gaddr; +} X86PTETranslate; + #ifndef CONFIG_USER_ONLY extern const VMStateDescription vmstate_x86_cpu; #endif @@ -2180,6 +2217,11 @@ void x86_cpu_list(void); int cpu_x86_support_mca_broadcast(CPUX86State *env); =20 #ifndef CONFIG_USER_ONLY +bool x86_cpu_get_physical_address(CPUX86State *env, vaddr addr, + MMUAccessType access_type, int mmu_idx, + X86TranslateResult *out, + X86TranslateFault *err, uint64_t ra); + hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, MemTxAttrs *attrs); int cpu_get_pic_interrupt(CPUX86State *s); diff --git a/target/i386/helper.c b/target/i386/helper.c index f9d1381f90..746570a442 100644 --- a/target/i386/helper.c +++ b/target/i386/helper.c @@ -26,6 +26,7 @@ #include "sysemu/hw_accel.h" #include "monitor/monitor.h" #include "kvm/kvm_i386.h" +#include "exec/cpu_ldst.h" #endif #include "qemu/log.h" #ifdef CONFIG_TCG @@ -231,6 +232,520 @@ void cpu_x86_update_cr4(CPUX86State *env, uint32_t ne= w_cr4) } =20 #if !defined(CONFIG_USER_ONLY) + +static inline uint32_t ptw_ldl(const X86PTETranslate *in, uint64_t ra) +{ + if (likely(in->haddr)) { + return ldl_p(in->haddr); + } + return cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, ra); +} + +static inline uint64_t ptw_ldq(const X86PTETranslate *in, uint64_t ra) +{ + if (likely(in->haddr)) { + return ldq_p(in->haddr); + } + return cpu_ldq_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, ra); +} +/* + * Note that we can use a 32-bit cmpxchg for all page table entries, + * even 64-bit ones, because PG_PRESENT_MASK, PG_ACCESSED_MASK and + * PG_DIRTY_MASK are all in the low 32 bits. + */ +static bool ptw_setl_slow(const X86PTETranslate *in, uint32_t old, uint32_= t new) +{ + uint32_t cmp; + + /* Does x86 really perform a rmw cycle on mmio for ptw? */ + start_exclusive(); + cmp =3D cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0); + if (cmp =3D=3D old) { + cpu_stl_mmuidx_ra(in->env, in->gaddr, new, in->ptw_idx, 0); + } + end_exclusive(); + return cmp =3D=3D old; +} + +static inline bool ptw_setl(const X86PTETranslate *in, uint32_t old, + uint32_t set) +{ + if (set & ~old) { + uint32_t new =3D old | set; + if (likely(in->haddr)) { + old =3D cpu_to_le32(old); + new =3D cpu_to_le32(new); + return qatomic_cmpxchg((uint32_t *)in->haddr, old, new) =3D=3D= old; + } + return ptw_setl_slow(in, old, new); + } + return true; +} + + +static bool ptw_translate(X86PTETranslate *inout, hwaddr addr, uint64_t ra) +{ + CPUTLBEntryFull *full; + int flags; + + inout->gaddr =3D addr; + flags =3D probe_access_full(inout->env, addr, 0, MMU_DATA_STORE, + inout->ptw_idx, true, &inout->haddr, &full, = ra); + + if (unlikely(flags & TLB_INVALID_MASK)) { + X86TranslateFault *err =3D inout->err; + + assert(inout->ptw_idx =3D=3D MMU_NESTED_IDX); + *err =3D (X86TranslateFault){ + .error_code =3D inout->env->error_code, + .cr2 =3D addr, + .stage2 =3D S2_GPT, + }; + return false; + } + return true; +} + +static bool x86_mmu_translate(CPUX86State *env, const X86TranslateParams *= in, + X86TranslateResult *out, + X86TranslateFault *err, uint64_t ra) +{ + const target_ulong addr =3D in->addr; + const int pg_mode =3D in->pg_mode; + const bool is_user =3D is_mmu_index_user(in->mmu_idx); + const MMUAccessType access_type =3D in->access_type; + uint64_t ptep, pte, rsvd_mask; + X86PTETranslate pte_trans =3D { + .env =3D env, + .err =3D err, + .ptw_idx =3D in->ptw_idx, + }; + hwaddr pte_addr, paddr; + uint32_t pkr; + int page_size; + int error_code; + + restart_all: + rsvd_mask =3D ~MAKE_64BIT_MASK(0, env_archcpu(env)->phys_bits); + rsvd_mask &=3D PG_ADDRESS_MASK; + if (!(pg_mode & PG_MODE_NXE)) { + rsvd_mask |=3D PG_NX_MASK; + } + + if (pg_mode & PG_MODE_PAE) { +#ifdef TARGET_X86_64 + if (pg_mode & PG_MODE_LMA) { + if (pg_mode & PG_MODE_LA57) { + /* + * Page table level 5 + */ + pte_addr =3D (in->cr3 & ~0xfff) + (((addr >> 48) & 0x1ff) = << 3); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + restart_5: + pte =3D ptw_ldq(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + if (pte & (rsvd_mask | PG_PSE_MASK)) { + goto do_fault_rsvd; + } + if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { + goto restart_5; + } + ptep =3D pte ^ PG_NX_MASK; + } else { + pte =3D in->cr3; + ptep =3D PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; + } + + /* + * Page table level 4 + */ + pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 39) & 0x1ff)= << 3); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + restart_4: + pte =3D ptw_ldq(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + if (pte & (rsvd_mask | PG_PSE_MASK)) { + goto do_fault_rsvd; + } + if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { + goto restart_4; + } + ptep &=3D pte ^ PG_NX_MASK; + + /* + * Page table level 3 + */ + pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff)= << 3); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + restart_3_lma: + pte =3D ptw_ldq(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + if (pte & rsvd_mask) { + goto do_fault_rsvd; + } + if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { + goto restart_3_lma; + } + ptep &=3D pte ^ PG_NX_MASK; + if (pte & PG_PSE_MASK) { + /* 1 GB page */ + page_size =3D 1024 * 1024 * 1024; + goto do_check_protect; + } + } else +#endif + { + /* + * Page table level 3 + */ + pte_addr =3D (in->cr3 & 0xffffffe0ULL) + ((addr >> 27) & 0x18); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + rsvd_mask |=3D PG_HI_USER_MASK; + restart_3_nolma: + pte =3D ptw_ldq(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + if (pte & (rsvd_mask | PG_NX_MASK)) { + goto do_fault_rsvd; + } + if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { + goto restart_3_nolma; + } + ptep =3D PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; + } + + /* + * Page table level 2 + */ + pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << = 3); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + restart_2_pae: + pte =3D ptw_ldq(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + if (pte & rsvd_mask) { + goto do_fault_rsvd; + } + if (pte & PG_PSE_MASK) { + /* 2 MB page */ + page_size =3D 2048 * 1024; + ptep &=3D pte ^ PG_NX_MASK; + goto do_check_protect; + } + if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { + goto restart_2_pae; + } + ptep &=3D pte ^ PG_NX_MASK; + + /* + * Page table level 1 + */ + pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << = 3); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + pte =3D ptw_ldq(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + if (pte & rsvd_mask) { + goto do_fault_rsvd; + } + /* combine pde and pte nx, user and rw protections */ + ptep &=3D pte ^ PG_NX_MASK; + page_size =3D 4096; + } else { + /* + * Page table level 2 + */ + pte_addr =3D (in->cr3 & 0xfffff000ULL) + ((addr >> 20) & 0xffc); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + restart_2_nopae: + pte =3D ptw_ldl(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + ptep =3D pte | PG_NX_MASK; + + /* if PSE bit is set, then we use a 4MB page */ + if ((pte & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) { + page_size =3D 4096 * 1024; + /* + * Bits 20-13 provide bits 39-32 of the address, bit 21 is res= erved. + * Leave bits 20-13 in place for setting accessed/dirty bits b= elow. + */ + pte =3D (uint32_t)pte | ((pte & 0x1fe000LL) << (32 - 13)); + rsvd_mask =3D 0x200000; + goto do_check_protect_pse36; + } + if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { + goto restart_2_nopae; + } + + /* + * Page table level 1 + */ + pte_addr =3D (pte & ~0xfffu) + ((addr >> 10) & 0xffc); + if (!ptw_translate(&pte_trans, pte_addr, ra)) { + return false; + } + pte =3D ptw_ldl(&pte_trans, ra); + if (!(pte & PG_PRESENT_MASK)) { + goto do_fault; + } + /* combine pde and pte user and rw protections */ + ptep &=3D pte | PG_NX_MASK; + page_size =3D 4096; + rsvd_mask =3D 0; + } + +do_check_protect: + rsvd_mask |=3D (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; +do_check_protect_pse36: + if (pte & rsvd_mask) { + goto do_fault_rsvd; + } + ptep ^=3D PG_NX_MASK; + + /* can the page can be put in the TLB? prot will tell us */ + if (is_user && !(ptep & PG_USER_MASK)) { + goto do_fault_protect; + } + + int prot =3D 0; + if (!is_mmu_index_smap(in->mmu_idx) || !(ptep & PG_USER_MASK)) { + prot |=3D PAGE_READ; + if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) { + prot |=3D PAGE_WRITE; + } + } + if (!(ptep & PG_NX_MASK) && + (is_user || + !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) { + prot |=3D PAGE_EXEC; + } + + if (ptep & PG_USER_MASK) { + pkr =3D pg_mode & PG_MODE_PKE ? env->pkru : 0; + } else { + pkr =3D pg_mode & PG_MODE_PKS ? env->pkrs : 0; + } + if (pkr) { + uint32_t pk =3D (pte & PG_PKRU_MASK) >> PG_PKRU_BIT; + uint32_t pkr_ad =3D (pkr >> pk * 2) & 1; + uint32_t pkr_wd =3D (pkr >> pk * 2) & 2; + uint32_t pkr_prot =3D PAGE_READ | PAGE_WRITE | PAGE_EXEC; + + if (pkr_ad) { + pkr_prot &=3D ~(PAGE_READ | PAGE_WRITE); + } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) { + pkr_prot &=3D ~PAGE_WRITE; + } + if ((pkr_prot & (1 << access_type)) =3D=3D 0) { + goto do_fault_pk_protect; + } + prot &=3D pkr_prot; + } + + if ((prot & (1 << access_type)) =3D=3D 0) { + goto do_fault_protect; + } + + /* yes, it can! */ + { + uint32_t set =3D PG_ACCESSED_MASK; + if (access_type =3D=3D MMU_DATA_STORE) { + set |=3D PG_DIRTY_MASK; + } else if (!(pte & PG_DIRTY_MASK)) { + /* + * Only set write access if already dirty... + * otherwise wait for dirty access. + */ + prot &=3D ~PAGE_WRITE; + } + if (!ptw_setl(&pte_trans, pte, set)) { + /* + * We can arrive here from any of 3 levels and 2 formats. + * The only safe thing is to restart the entire lookup. + */ + goto restart_all; + } + } + + /* merge offset within page */ + paddr =3D (pte & PG_ADDRESS_MASK & ~(page_size - 1)) | + (addr & (page_size - 1)); + + /* + * Note that NPT is walked (for both paging structures and final guest + * addresses) using the address with the A20 bit set. + */ + if (in->ptw_idx =3D=3D MMU_NESTED_IDX) { + CPUTLBEntryFull *full; + int flags, nested_page_size; + + flags =3D probe_access_full(env, paddr, 0, access_type, + MMU_NESTED_IDX, true, + &pte_trans.haddr, &full, 0); + if (unlikely(flags & TLB_INVALID_MASK)) { + *err =3D (X86TranslateFault){ + .error_code =3D env->error_code, + .cr2 =3D paddr, + .stage2 =3D S2_GPA, + }; + return false; + } + + /* Merge stage1 & stage2 protection bits. */ + prot &=3D full->prot; + + /* Re-verify resulting protection. */ + if ((prot & (1 << access_type)) =3D=3D 0) { + goto do_fault_protect; + } + + /* Merge stage1 & stage2 addresses to final physical address. */ + nested_page_size =3D 1 << full->lg_page_size; + paddr =3D (full->phys_addr & ~(nested_page_size - 1)) + | (paddr & (nested_page_size - 1)); + + /* + * Use the larger of stage1 & stage2 page sizes, so that + * invalidation works. + */ + if (nested_page_size > page_size) { + page_size =3D nested_page_size; + } + } + + out->paddr =3D paddr & x86_get_a20_mask(env); + out->prot =3D prot; + out->page_size =3D page_size; + return true; + + do_fault_rsvd: + error_code =3D PG_ERROR_RSVD_MASK; + goto do_fault_cont; + do_fault_protect: + error_code =3D PG_ERROR_P_MASK; + goto do_fault_cont; + do_fault_pk_protect: + assert(access_type !=3D MMU_INST_FETCH); + error_code =3D PG_ERROR_PK_MASK | PG_ERROR_P_MASK; + goto do_fault_cont; + do_fault: + error_code =3D 0; + do_fault_cont: + if (is_user) { + error_code |=3D PG_ERROR_U_MASK; + } + switch (access_type) { + case MMU_DATA_LOAD: + break; + case MMU_DATA_STORE: + error_code |=3D PG_ERROR_W_MASK; + break; + case MMU_INST_FETCH: + if (pg_mode & (PG_MODE_NXE | PG_MODE_SMEP)) { + error_code |=3D PG_ERROR_I_D_MASK; + } + break; + } + *err =3D (X86TranslateFault){ + .exception_index =3D EXCP0E_PAGE, + .error_code =3D error_code, + .cr2 =3D addr, + }; + return false; +} + +bool x86_cpu_get_physical_address(CPUX86State *env, vaddr addr, + MMUAccessType access_type, int mmu_idx, + X86TranslateResult *out, + X86TranslateFault *err, uint64_t ra) +{ + X86TranslateParams in; + bool use_stage2 =3D env->hflags2 & HF2_NPT_MASK; + + in.addr =3D addr; + in.access_type =3D access_type; + + switch (mmu_idx) { + case MMU_PHYS_IDX: + break; + + case MMU_NESTED_IDX: + if (likely(use_stage2)) { + in.cr3 =3D env->nested_cr3; + in.pg_mode =3D env->nested_pg_mode; + in.mmu_idx =3D + env->nested_pg_mode & PG_MODE_LMA ? + MMU_USER64_IDX : MMU_USER32_IDX; + in.ptw_idx =3D MMU_PHYS_IDX; + + if (!x86_mmu_translate(env, &in, out, err, ra)) { + err->stage2 =3D S2_GPA; + return false; + } + return true; + } + break; + + default: + if (is_mmu_index_32(mmu_idx)) { + addr =3D (uint32_t)addr; + } + + if (likely(env->cr[0] & CR0_PG_MASK)) { + in.cr3 =3D env->cr[3]; + in.mmu_idx =3D mmu_idx; + in.ptw_idx =3D use_stage2 ? MMU_NESTED_IDX : MMU_PHYS_IDX; + in.pg_mode =3D get_pg_mode(env); + + if (in.pg_mode & PG_MODE_LMA) { + /* test virtual address sign extension */ + int shift =3D in.pg_mode & PG_MODE_LA57 ? 56 : 47; + int64_t sext =3D (int64_t)addr >> shift; + if (sext !=3D 0 && sext !=3D -1) { + *err =3D (X86TranslateFault){ + .exception_index =3D EXCP0D_GPF, + .cr2 =3D addr, + }; + return false; + } + } + return x86_mmu_translate(env, &in, out, err, ra); + } + break; + } + + /* No translation needed. */ + out->paddr =3D addr & x86_get_a20_mask(env); + out->prot =3D PAGE_READ | PAGE_WRITE | PAGE_EXEC; + out->page_size =3D TARGET_PAGE_SIZE; + return true; +} + hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, MemTxAttrs *attrs) { diff --git a/target/i386/tcg/sysemu/excp_helper.c b/target/i386/tcg/sysemu/= excp_helper.c index 8fb05b1f53..4c48e5a68b 100644 --- a/target/i386/tcg/sysemu/excp_helper.c +++ b/target/i386/tcg/sysemu/excp_helper.c @@ -24,487 +24,7 @@ #include "exec/page-protection.h" #include "tcg/helper-tcg.h" =20 -typedef struct TranslateParams { - target_ulong addr; - target_ulong cr3; - int pg_mode; - int mmu_idx; - int ptw_idx; - MMUAccessType access_type; -} TranslateParams; - -typedef struct TranslateResult { - hwaddr paddr; - int prot; - int page_size; -} TranslateResult; - -typedef enum TranslateFaultStage2 { - S2_NONE, - S2_GPA, - S2_GPT, -} TranslateFaultStage2; - -typedef struct TranslateFault { - int exception_index; - int error_code; - target_ulong cr2; - TranslateFaultStage2 stage2; -} TranslateFault; - -typedef struct PTETranslate { - CPUX86State *env; - TranslateFault *err; - int ptw_idx; - void *haddr; - hwaddr gaddr; -} PTETranslate; - -static bool ptw_translate(PTETranslate *inout, hwaddr addr, uint64_t ra) -{ - CPUTLBEntryFull *full; - int flags; - - inout->gaddr =3D addr; - flags =3D probe_access_full(inout->env, addr, 0, MMU_DATA_STORE, - inout->ptw_idx, true, &inout->haddr, &full, = ra); - - if (unlikely(flags & TLB_INVALID_MASK)) { - TranslateFault *err =3D inout->err; - - assert(inout->ptw_idx =3D=3D MMU_NESTED_IDX); - *err =3D (TranslateFault){ - .error_code =3D inout->env->error_code, - .cr2 =3D addr, - .stage2 =3D S2_GPT, - }; - return false; - } - return true; -} - -static inline uint32_t ptw_ldl(const PTETranslate *in, uint64_t ra) -{ - if (likely(in->haddr)) { - return ldl_p(in->haddr); - } - return cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, ra); -} - -static inline uint64_t ptw_ldq(const PTETranslate *in, uint64_t ra) -{ - if (likely(in->haddr)) { - return ldq_p(in->haddr); - } - return cpu_ldq_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, ra); -} - -/* - * Note that we can use a 32-bit cmpxchg for all page table entries, - * even 64-bit ones, because PG_PRESENT_MASK, PG_ACCESSED_MASK and - * PG_DIRTY_MASK are all in the low 32 bits. - */ -static bool ptw_setl_slow(const PTETranslate *in, uint32_t old, uint32_t n= ew) -{ - uint32_t cmp; - - /* Does x86 really perform a rmw cycle on mmio for ptw? */ - start_exclusive(); - cmp =3D cpu_ldl_mmuidx_ra(in->env, in->gaddr, in->ptw_idx, 0); - if (cmp =3D=3D old) { - cpu_stl_mmuidx_ra(in->env, in->gaddr, new, in->ptw_idx, 0); - } - end_exclusive(); - return cmp =3D=3D old; -} - -static inline bool ptw_setl(const PTETranslate *in, uint32_t old, uint32_t= set) -{ - if (set & ~old) { - uint32_t new =3D old | set; - if (likely(in->haddr)) { - old =3D cpu_to_le32(old); - new =3D cpu_to_le32(new); - return qatomic_cmpxchg((uint32_t *)in->haddr, old, new) =3D=3D= old; - } - return ptw_setl_slow(in, old, new); - } - return true; -} - -static bool mmu_translate(CPUX86State *env, const TranslateParams *in, - TranslateResult *out, TranslateFault *err, - uint64_t ra) -{ - const target_ulong addr =3D in->addr; - const int pg_mode =3D in->pg_mode; - const bool is_user =3D is_mmu_index_user(in->mmu_idx); - const MMUAccessType access_type =3D in->access_type; - uint64_t ptep, pte, rsvd_mask; - PTETranslate pte_trans =3D { - .env =3D env, - .err =3D err, - .ptw_idx =3D in->ptw_idx, - }; - hwaddr pte_addr, paddr; - uint32_t pkr; - int page_size; - int error_code; - - restart_all: - rsvd_mask =3D ~MAKE_64BIT_MASK(0, env_archcpu(env)->phys_bits); - rsvd_mask &=3D PG_ADDRESS_MASK; - if (!(pg_mode & PG_MODE_NXE)) { - rsvd_mask |=3D PG_NX_MASK; - } - - if (pg_mode & PG_MODE_PAE) { -#ifdef TARGET_X86_64 - if (pg_mode & PG_MODE_LMA) { - if (pg_mode & PG_MODE_LA57) { - /* - * Page table level 5 - */ - pte_addr =3D (in->cr3 & ~0xfff) + (((addr >> 48) & 0x1ff) = << 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_5: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & (rsvd_mask | PG_PSE_MASK)) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_5; - } - ptep =3D pte ^ PG_NX_MASK; - } else { - pte =3D in->cr3; - ptep =3D PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; - } - - /* - * Page table level 4 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 39) & 0x1ff)= << 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_4: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & (rsvd_mask | PG_PSE_MASK)) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_4; - } - ptep &=3D pte ^ PG_NX_MASK; - - /* - * Page table level 3 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff)= << 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_3_lma: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & rsvd_mask) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_3_lma; - } - ptep &=3D pte ^ PG_NX_MASK; - if (pte & PG_PSE_MASK) { - /* 1 GB page */ - page_size =3D 1024 * 1024 * 1024; - goto do_check_protect; - } - } else -#endif - { - /* - * Page table level 3 - */ - pte_addr =3D (in->cr3 & 0xffffffe0ULL) + ((addr >> 27) & 0x18); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - rsvd_mask |=3D PG_HI_USER_MASK; - restart_3_nolma: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & (rsvd_mask | PG_NX_MASK)) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_3_nolma; - } - ptep =3D PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; - } - - /* - * Page table level 2 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << = 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_2_pae: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & rsvd_mask) { - goto do_fault_rsvd; - } - if (pte & PG_PSE_MASK) { - /* 2 MB page */ - page_size =3D 2048 * 1024; - ptep &=3D pte ^ PG_NX_MASK; - goto do_check_protect; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_2_pae; - } - ptep &=3D pte ^ PG_NX_MASK; - - /* - * Page table level 1 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << = 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & rsvd_mask) { - goto do_fault_rsvd; - } - /* combine pde and pte nx, user and rw protections */ - ptep &=3D pte ^ PG_NX_MASK; - page_size =3D 4096; - } else { - /* - * Page table level 2 - */ - pte_addr =3D (in->cr3 & 0xfffff000ULL) + ((addr >> 20) & 0xffc); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_2_nopae: - pte =3D ptw_ldl(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - ptep =3D pte | PG_NX_MASK; - - /* if PSE bit is set, then we use a 4MB page */ - if ((pte & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) { - page_size =3D 4096 * 1024; - /* - * Bits 20-13 provide bits 39-32 of the address, bit 21 is res= erved. - * Leave bits 20-13 in place for setting accessed/dirty bits b= elow. - */ - pte =3D (uint32_t)pte | ((pte & 0x1fe000LL) << (32 - 13)); - rsvd_mask =3D 0x200000; - goto do_check_protect_pse36; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_2_nopae; - } - - /* - * Page table level 1 - */ - pte_addr =3D (pte & ~0xfffu) + ((addr >> 10) & 0xffc); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - pte =3D ptw_ldl(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - /* combine pde and pte user and rw protections */ - ptep &=3D pte | PG_NX_MASK; - page_size =3D 4096; - rsvd_mask =3D 0; - } - -do_check_protect: - rsvd_mask |=3D (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; -do_check_protect_pse36: - if (pte & rsvd_mask) { - goto do_fault_rsvd; - } - ptep ^=3D PG_NX_MASK; - - /* can the page can be put in the TLB? prot will tell us */ - if (is_user && !(ptep & PG_USER_MASK)) { - goto do_fault_protect; - } - - int prot =3D 0; - if (!is_mmu_index_smap(in->mmu_idx) || !(ptep & PG_USER_MASK)) { - prot |=3D PAGE_READ; - if ((ptep & PG_RW_MASK) || !(is_user || (pg_mode & PG_MODE_WP))) { - prot |=3D PAGE_WRITE; - } - } - if (!(ptep & PG_NX_MASK) && - (is_user || - !((pg_mode & PG_MODE_SMEP) && (ptep & PG_USER_MASK)))) { - prot |=3D PAGE_EXEC; - } - - if (ptep & PG_USER_MASK) { - pkr =3D pg_mode & PG_MODE_PKE ? env->pkru : 0; - } else { - pkr =3D pg_mode & PG_MODE_PKS ? env->pkrs : 0; - } - if (pkr) { - uint32_t pk =3D (pte & PG_PKRU_MASK) >> PG_PKRU_BIT; - uint32_t pkr_ad =3D (pkr >> pk * 2) & 1; - uint32_t pkr_wd =3D (pkr >> pk * 2) & 2; - uint32_t pkr_prot =3D PAGE_READ | PAGE_WRITE | PAGE_EXEC; - - if (pkr_ad) { - pkr_prot &=3D ~(PAGE_READ | PAGE_WRITE); - } else if (pkr_wd && (is_user || (pg_mode & PG_MODE_WP))) { - pkr_prot &=3D ~PAGE_WRITE; - } - if ((pkr_prot & (1 << access_type)) =3D=3D 0) { - goto do_fault_pk_protect; - } - prot &=3D pkr_prot; - } - - if ((prot & (1 << access_type)) =3D=3D 0) { - goto do_fault_protect; - } - - /* yes, it can! */ - { - uint32_t set =3D PG_ACCESSED_MASK; - if (access_type =3D=3D MMU_DATA_STORE) { - set |=3D PG_DIRTY_MASK; - } else if (!(pte & PG_DIRTY_MASK)) { - /* - * Only set write access if already dirty... - * otherwise wait for dirty access. - */ - prot &=3D ~PAGE_WRITE; - } - if (!ptw_setl(&pte_trans, pte, set)) { - /* - * We can arrive here from any of 3 levels and 2 formats. - * The only safe thing is to restart the entire lookup. - */ - goto restart_all; - } - } - - /* merge offset within page */ - paddr =3D (pte & PG_ADDRESS_MASK & ~(page_size - 1)) | (addr & (page_s= ize - 1)); - - /* - * Note that NPT is walked (for both paging structures and final guest - * addresses) using the address with the A20 bit set. - */ - if (in->ptw_idx =3D=3D MMU_NESTED_IDX) { - CPUTLBEntryFull *full; - int flags, nested_page_size; - - flags =3D probe_access_full(env, paddr, 0, access_type, - MMU_NESTED_IDX, true, - &pte_trans.haddr, &full, 0); - if (unlikely(flags & TLB_INVALID_MASK)) { - *err =3D (TranslateFault){ - .error_code =3D env->error_code, - .cr2 =3D paddr, - .stage2 =3D S2_GPA, - }; - return false; - } - - /* Merge stage1 & stage2 protection bits. */ - prot &=3D full->prot; - - /* Re-verify resulting protection. */ - if ((prot & (1 << access_type)) =3D=3D 0) { - goto do_fault_protect; - } - - /* Merge stage1 & stage2 addresses to final physical address. */ - nested_page_size =3D 1 << full->lg_page_size; - paddr =3D (full->phys_addr & ~(nested_page_size - 1)) - | (paddr & (nested_page_size - 1)); - - /* - * Use the larger of stage1 & stage2 page sizes, so that - * invalidation works. - */ - if (nested_page_size > page_size) { - page_size =3D nested_page_size; - } - } - - out->paddr =3D paddr & x86_get_a20_mask(env); - out->prot =3D prot; - out->page_size =3D page_size; - return true; - - do_fault_rsvd: - error_code =3D PG_ERROR_RSVD_MASK; - goto do_fault_cont; - do_fault_protect: - error_code =3D PG_ERROR_P_MASK; - goto do_fault_cont; - do_fault_pk_protect: - assert(access_type !=3D MMU_INST_FETCH); - error_code =3D PG_ERROR_PK_MASK | PG_ERROR_P_MASK; - goto do_fault_cont; - do_fault: - error_code =3D 0; - do_fault_cont: - if (is_user) { - error_code |=3D PG_ERROR_U_MASK; - } - switch (access_type) { - case MMU_DATA_LOAD: - break; - case MMU_DATA_STORE: - error_code |=3D PG_ERROR_W_MASK; - break; - case MMU_INST_FETCH: - if (pg_mode & (PG_MODE_NXE | PG_MODE_SMEP)) { - error_code |=3D PG_ERROR_I_D_MASK; - } - break; - } - *err =3D (TranslateFault){ - .exception_index =3D EXCP0E_PAGE, - .error_code =3D error_code, - .cr2 =3D addr, - }; - return false; -} - -static G_NORETURN void raise_stage2(CPUX86State *env, TranslateFault *err, +static G_NORETURN void raise_stage2(CPUX86State *env, X86TranslateFault *e= rr, uintptr_t retaddr) { uint64_t exit_info_1 =3D err->error_code; @@ -526,82 +46,17 @@ static G_NORETURN void raise_stage2(CPUX86State *env, = TranslateFault *err, cpu_vmexit(env, SVM_EXIT_NPF, exit_info_1, retaddr); } =20 -static bool get_physical_address(CPUX86State *env, vaddr addr, - MMUAccessType access_type, int mmu_idx, - TranslateResult *out, TranslateFault *err, - uint64_t ra) -{ - TranslateParams in; - bool use_stage2 =3D env->hflags2 & HF2_NPT_MASK; - - in.addr =3D addr; - in.access_type =3D access_type; - - switch (mmu_idx) { - case MMU_PHYS_IDX: - break; - - case MMU_NESTED_IDX: - if (likely(use_stage2)) { - in.cr3 =3D env->nested_cr3; - in.pg_mode =3D env->nested_pg_mode; - in.mmu_idx =3D - env->nested_pg_mode & PG_MODE_LMA ? MMU_USER64_IDX : MMU_U= SER32_IDX; - in.ptw_idx =3D MMU_PHYS_IDX; - - if (!mmu_translate(env, &in, out, err, ra)) { - err->stage2 =3D S2_GPA; - return false; - } - return true; - } - break; - - default: - if (is_mmu_index_32(mmu_idx)) { - addr =3D (uint32_t)addr; - } - - if (likely(env->cr[0] & CR0_PG_MASK)) { - in.cr3 =3D env->cr[3]; - in.mmu_idx =3D mmu_idx; - in.ptw_idx =3D use_stage2 ? MMU_NESTED_IDX : MMU_PHYS_IDX; - in.pg_mode =3D get_pg_mode(env); - - if (in.pg_mode & PG_MODE_LMA) { - /* test virtual address sign extension */ - int shift =3D in.pg_mode & PG_MODE_LA57 ? 56 : 47; - int64_t sext =3D (int64_t)addr >> shift; - if (sext !=3D 0 && sext !=3D -1) { - *err =3D (TranslateFault){ - .exception_index =3D EXCP0D_GPF, - .cr2 =3D addr, - }; - return false; - } - } - return mmu_translate(env, &in, out, err, ra); - } - break; - } - - /* No translation needed. */ - out->paddr =3D addr & x86_get_a20_mask(env); - out->prot =3D PAGE_READ | PAGE_WRITE | PAGE_EXEC; - out->page_size =3D TARGET_PAGE_SIZE; - return true; -} =20 bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, MMUAccessType access_type, int mmu_idx, bool probe, uintptr_t retaddr) { CPUX86State *env =3D cpu_env(cs); - TranslateResult out; - TranslateFault err; + X86TranslateResult out; + X86TranslateFault err; =20 - if (get_physical_address(env, addr, access_type, mmu_idx, &out, &err, - retaddr)) { + if (x86_cpu_get_physical_address(env, addr, access_type, mmu_idx, &out, + &err, retaddr)) { /* * Even if 4MB pages, we map only one 4KB page in the cache to * avoid filling it too fast. --=20 2.34.1 From nobody Mon Nov 25 02:45:31 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=cs.unc.edu ARC-Seal: i=1; a=rsa-sha256; t=1717682678; cv=none; d=zohomail.com; s=zohoarc; b=ONp8UGLP4l8oJAcVu9cgQs2ODhxodJOEYxFqSyc4/vWGfqEzBMCMGlQxmLBmHuhn+iFPkqBo7fVzM0yH9+GLLhnjgDIHoc4XUjCuKrvEQGMxOHYwrLZVAd2qv43NiOWqX3v3pF4yqfUD41X1GgunUIxqCqx+QW1WrSUVxdWVd6E= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1717682678; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=HL/W07VjIhXTaGzqnMXtp+yOEYzG0QJRHKTfxrjMO7E=; b=XQDPcMTysrghVlczjTVqJa3WaIrWUVpS/bPkZdTUprJ0aKWTgFAB6gzkaNOqdoHnhv7Tlxb3asJ7I0uGOnMfTxwnx4B5TWs/A5yBE9TKPSVHnhGZFNNznTpKsVm6jBT+8wNqX5z5Lg35BLvy8fyOebvq6IvoTf604aCyUhjyhQU= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1717682678045316.3314929215385; Thu, 6 Jun 2024 07:04:38 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1sFDiH-0003hE-Rl; Thu, 06 Jun 2024 10:03:33 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1sFDiE-0003eJ-43 for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:30 -0400 Received: from mail-qk1-x735.google.com ([2607:f8b0:4864:20::735]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1sFDiA-0003Li-3B for qemu-devel@nongnu.org; Thu, 06 Jun 2024 10:03:29 -0400 Received: by mail-qk1-x735.google.com with SMTP id af79cd13be357-7952b60b4d7so60118685a.1 for ; Thu, 06 Jun 2024 07:03:25 -0700 (PDT) Received: from kermit.cs.unc.edu (kermit.cs.unc.edu. [152.2.133.133]) by smtp.gmail.com with ESMTPSA id af79cd13be357-795330b2305sm62935685a.88.2024.06.06.07.03.21 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 06 Jun 2024 07:03:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cs.unc.edu; s=google; t=1717682604; x=1718287404; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=HL/W07VjIhXTaGzqnMXtp+yOEYzG0QJRHKTfxrjMO7E=; b=PuR9tlLcaCQPfIlzVOhPXyR+O6WHIwZrfq6f2mujAmUci6xAMNhZ9OEBDb0PMG4DAQ xhxfw+smkRsZsL4Mi0nBlgvP1IyRASRBhDK6vkKPxjohL4DIguoUcyPS7O9eDgjOF1jb oqD+vvLbGMHAaUqHV5hzI+E+GUf6uWLKRFxWfLWJUto80zRP6/aF+S0qIpAZQu4tZmtL m5CE6n/QZmiJ8BEM6EpyzMxvuc4+hWLdAIHjHykS+BKTmLQtmc6L96dv14FiORl4nJyT gOquHTQAWvVr1NApO5DCeArtjZhVxzpyvHYifCg7Syhj6oIuYUEidtSvPgQ74e0eqUMA kRfg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1717682604; x=1718287404; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=HL/W07VjIhXTaGzqnMXtp+yOEYzG0QJRHKTfxrjMO7E=; b=jvm0ItrHDKk6tCPvPtzmZRZu/8UbjZlA/Stul/bMwcy86e2dY4yNx3bNjNyVKsWp+H zxwerChiG4jsVkh+BE57V6D7tt0MexwUinlFjMQk3PG0cw2UTOXCQTODozPZS8NDuSZM 7zFIQSuQH3kVJeZxyJdgKnbwYqGykX8z0Uk5S3uHoBzAH/gbH1tTmGUCFOF4b6WOYVa5 7QpkPK6ut5AOI+N7MHBvgJawrkBps/OsCnhw646iOfZXijjfgUTzo6LlKfbIZFNCrl2Q QrJzyz9SFdao3G/hv+nKZNYi0u5e459yI8ubrqq46msTywoCa0ObUAO00xjh1MiZHMI7 MoJw== X-Gm-Message-State: AOJu0YzrDheHzM7Ey+S3hDlzDvOy03voJDCPVN8m81jUvrBfj1QrsFJx C3czURO7iG+KGQ009YdqpBk8h9wsg1qL86zZYv7DNOJaSlIGEmkOdr+fyMiIZo+hwVvhhP6WEDr c7p4zTLayMaI3W5lmKtWahU32AlXqaAgfPCO2IPafH6371QGZpLooeWHB3VbUjEaWtl7/r/N2vo weSShdsVS7cU87/MlPgrQQFnNEMzOB X-Google-Smtp-Source: AGHT+IHSBRH5DKyAUW5KXJpHHMoDTpykrGu0F363++Evzr1YHtsHRhhkZY/vKtHGoXPmH6B5rR6CIA== X-Received: by 2002:a05:620a:248f:b0:792:de9f:fd6b with SMTP id af79cd13be357-79523d4d20bmr698584885a.36.1717682603137; Thu, 06 Jun 2024 07:03:23 -0700 (PDT) From: Don Porter To: qemu-devel@nongnu.org Cc: dave@treblig.org, peter.maydell@linaro.org, nadav.amit@gmail.com, richard.henderson@linaro.org, philmd@linaro.org, Don Porter Subject: [PATCH v3 6/6] Convert x86_mmu_translate() to use common code. Date: Thu, 6 Jun 2024 10:02:53 -0400 Message-Id: <20240606140253.2277760-7-porter@cs.unc.edu> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240606140253.2277760-1-porter@cs.unc.edu> References: <20240606140253.2277760-1-porter@cs.unc.edu> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::735; envelope-from=porter@cs.unc.edu; helo=mail-qk1-x735.google.com X-Spam_score_int: -19 X-Spam_score: -2.0 X-Spam_bar: -- X-Spam_report: (-2.0 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @cs.unc.edu) X-ZM-MESSAGEID: 1717682679529100003 Content-Type: text/plain; charset="utf-8" Signed-off-by: Don Porter --- target/i386/arch_memory_mapping.c | 44 +++- target/i386/cpu.h | 5 +- target/i386/helper.c | 374 +++++++-------------------- target/i386/tcg/sysemu/excp_helper.c | 2 +- 4 files changed, 129 insertions(+), 296 deletions(-) diff --git a/target/i386/arch_memory_mapping.c b/target/i386/arch_memory_ma= pping.c index b52e98133c..bccd290b9f 100644 --- a/target/i386/arch_memory_mapping.c +++ b/target/i386/arch_memory_mapping.c @@ -228,9 +228,38 @@ static void _mmu_decode_va_parameters(CPUState *cs, in= t height, } =20 /** - * get_pte - Copy the contents of the page table entry at node[i] into pt_= entry. - * Optionally, add the relevant bits to the virtual address in - * vaddr_pte. + * x86_virtual_to_pte_index - Given a virtual address and height in + * the page table radix tree, return the index that should be + * used to look up the next page table entry (pte) in + * translating an address. + * + * @cs - CPU state + * @vaddr - The virtual address to translate + * @height - height of node within the tree (leaves are 1, not 0). + * + * Example: In 32-bit x86 page tables, the virtual address is split + * into 10 bits at height 2, 10 bits at height 1, and 12 offset bits. + * So a call with VA and height 2 would return the first 10 bits of va, + * right shifted by 22. + */ + +int x86_virtual_to_pte_index(CPUState *cs, target_ulong vaddr, int height) +{ + int shift =3D 0; + int width =3D 0; + int mask =3D 0; + + _mmu_decode_va_parameters(cs, height, &shift, &width); + + mask =3D (1 << width) - 1; + + return (vaddr >> shift) & mask; +} + +/** + * x86_get_pte - Copy the contents of the page table entry at node[i] + * into pt_entry. Optionally, add the relevant bits to + * the virtual address in vaddr_pte. * * @cs - CPU state * @node - physical address of the current page table node @@ -249,7 +278,6 @@ void x86_get_pte(CPUState *cs, hwaddr node, int i, int height, PTE_t *pt_entry, vaddr vaddr_parent, vaddr *vaddr_pte, hwaddr *pte_paddr) - { X86CPU *cpu =3D X86_CPU(cs); CPUX86State *env =3D &cpu->env; @@ -282,8 +310,8 @@ x86_get_pte(CPUState *cs, hwaddr node, int i, int heigh= t, } =20 =20 -static bool -mmu_pte_check_bits(CPUState *cs, PTE_t *pte, int64_t mask) +bool +x86_pte_check_bits(CPUState *cs, PTE_t *pte, int64_t mask) { X86CPU *cpu =3D X86_CPU(cs); CPUX86State *env =3D &cpu->env; @@ -300,7 +328,7 @@ mmu_pte_check_bits(CPUState *cs, PTE_t *pte, int64_t ma= sk) bool x86_pte_present(CPUState *cs, PTE_t *pte) { - return mmu_pte_check_bits(cs, pte, PG_PRESENT_MASK); + return x86_pte_check_bits(cs, pte, PG_PRESENT_MASK); } =20 /** @@ -312,7 +340,7 @@ x86_pte_present(CPUState *cs, PTE_t *pte) bool x86_pte_leaf(CPUState *cs, int height, PTE_t *pte) { - return height =3D=3D 1 || mmu_pte_check_bits(cs, pte, PG_PSE_MASK); + return height =3D=3D 1 || x86_pte_check_bits(cs, pte, PG_PSE_MASK); } =20 /** diff --git a/target/i386/cpu.h b/target/i386/cpu.h index 2c7cfe7901..978841a624 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -2198,6 +2198,8 @@ bool x86_pte_present(CPUState *cs, PTE_t *pte); bool x86_pte_leaf(CPUState *cs, int height, PTE_t *pte); hwaddr x86_pte_child(CPUState *cs, PTE_t *pte, int height); uint64_t x86_pte_flags(uint64_t pte); +bool x86_pte_check_bits(CPUState *cs, PTE_t *pte, int64_t mask); +int x86_virtual_to_pte_index(CPUState *cs, target_ulong vaddr, int height); bool x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, Error **errp); bool x86_mon_init_page_table_iterator(Monitor *mon, @@ -2220,7 +2222,8 @@ int cpu_x86_support_mca_broadcast(CPUX86State *env); bool x86_cpu_get_physical_address(CPUX86State *env, vaddr addr, MMUAccessType access_type, int mmu_idx, X86TranslateResult *out, - X86TranslateFault *err, uint64_t ra); + X86TranslateFault *err, uint64_t ra, + bool read_only); =20 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, MemTxAttrs *attrs); diff --git a/target/i386/helper.c b/target/i386/helper.c index 746570a442..4e5467ee57 100644 --- a/target/i386/helper.c +++ b/target/i386/helper.c @@ -308,7 +308,8 @@ static bool ptw_translate(X86PTETranslate *inout, hwadd= r addr, uint64_t ra) =20 static bool x86_mmu_translate(CPUX86State *env, const X86TranslateParams *= in, X86TranslateResult *out, - X86TranslateFault *err, uint64_t ra) + X86TranslateFault *err, uint64_t ra, + bool read_only) { const target_ulong addr =3D in->addr; const int pg_mode =3D in->pg_mode; @@ -324,6 +325,10 @@ static bool x86_mmu_translate(CPUX86State *env, const = X86TranslateParams *in, uint32_t pkr; int page_size; int error_code; + CPUState *cs =3D env_cpu(env); + int height; + bool pae_enabled =3D env->cr[4] & CR4_PAE_MASK; + bool long_mode_enabled =3D env->hflags & HF_LMA_MASK; =20 restart_all: rsvd_mask =3D ~MAKE_64BIT_MASK(0, env_archcpu(env)->phys_bits); @@ -332,194 +337,89 @@ static bool x86_mmu_translate(CPUX86State *env, cons= t X86TranslateParams *in, rsvd_mask |=3D PG_NX_MASK; } =20 - if (pg_mode & PG_MODE_PAE) { -#ifdef TARGET_X86_64 - if (pg_mode & PG_MODE_LMA) { - if (pg_mode & PG_MODE_LA57) { - /* - * Page table level 5 - */ - pte_addr =3D (in->cr3 & ~0xfff) + (((addr >> 48) & 0x1ff) = << 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_5: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & (rsvd_mask | PG_PSE_MASK)) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_5; - } - ptep =3D pte ^ PG_NX_MASK; - } else { - pte =3D in->cr3; - ptep =3D PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; - } + /* Get the root of the page table */ =20 - /* - * Page table level 4 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 39) & 0x1ff)= << 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_4: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & (rsvd_mask | PG_PSE_MASK)) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_4; - } - ptep &=3D pte ^ PG_NX_MASK; + /* + * ptep is really an accumulator for the permission bits. + * Thus, the xor-ing totally trashes the high bits, and that is + * ok - we only care about the low ones. + */ + ptep =3D PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; + hwaddr pt_node =3D x86_page_table_root(cs, &height); =20 - /* - * Page table level 3 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 30) & 0x1ff)= << 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_3_lma: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & rsvd_mask) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_3_lma; - } - ptep &=3D pte ^ PG_NX_MASK; - if (pte & PG_PSE_MASK) { - /* 1 GB page */ - page_size =3D 1024 * 1024 * 1024; - goto do_check_protect; - } - } else -#endif - { - /* - * Page table level 3 - */ - pte_addr =3D (in->cr3 & 0xffffffe0ULL) + ((addr >> 27) & 0x18); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - rsvd_mask |=3D PG_HI_USER_MASK; - restart_3_nolma: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & (rsvd_mask | PG_NX_MASK)) { - goto do_fault_rsvd; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_3_nolma; - } - ptep =3D PG_NX_MASK | PG_USER_MASK | PG_RW_MASK; - } + /* Special case for PAE paging */ + if (height =3D=3D 3 && pg_mode & PG_MODE_PAE) { + rsvd_mask |=3D PG_HI_USER_MASK; + } =20 - /* - * Page table level 2 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 21) & 0x1ff) << = 3); + int i =3D height; + do { + int index =3D x86_virtual_to_pte_index(cs, addr, i); + PTE_t pt_entry; + uint64_t my_rsvd_mask =3D rsvd_mask; + + x86_get_pte(cs, pt_node, index, i, &pt_entry, 0, NULL, &pte_addr); + /* Check that we can access the page table entry */ if (!ptw_translate(&pte_trans, pte_addr, ra)) { return false; } - restart_2_pae: - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { + + restart: + if (!x86_pte_present(cs, &pt_entry)) { goto do_fault; } - if (pte & rsvd_mask) { - goto do_fault_rsvd; - } - if (pte & PG_PSE_MASK) { - /* 2 MB page */ - page_size =3D 2048 * 1024; - ptep &=3D pte ^ PG_NX_MASK; - goto do_check_protect; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_2_pae; - } - ptep &=3D pte ^ PG_NX_MASK; =20 - /* - * Page table level 1 - */ - pte_addr =3D (pte & PG_ADDRESS_MASK) + (((addr >> 12) & 0x1ff) << = 3); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; + /* For height > 3, check and reject PSE mask */ + if (i > 3) { + my_rsvd_mask |=3D PG_PSE_MASK; } - pte =3D ptw_ldq(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - if (pte & rsvd_mask) { + + if (x86_pte_check_bits(cs, &pt_entry, my_rsvd_mask)) { goto do_fault_rsvd; } - /* combine pde and pte nx, user and rw protections */ - ptep &=3D pte ^ PG_NX_MASK; - page_size =3D 4096; - } else { - /* - * Page table level 2 - */ - pte_addr =3D (in->cr3 & 0xfffff000ULL) + ((addr >> 20) & 0xffc); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; - } - restart_2_nopae: - pte =3D ptw_ldl(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; - } - ptep =3D pte | PG_NX_MASK; =20 - /* if PSE bit is set, then we use a 4MB page */ - if ((pte & PG_PSE_MASK) && (pg_mode & PG_MODE_PSE)) { - page_size =3D 4096 * 1024; - /* - * Bits 20-13 provide bits 39-32 of the address, bit 21 is res= erved. - * Leave bits 20-13 in place for setting accessed/dirty bits b= elow. - */ - pte =3D (uint32_t)pte | ((pte & 0x1fe000LL) << (32 - 13)); - rsvd_mask =3D 0x200000; - goto do_check_protect_pse36; - } - if (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK)) { - goto restart_2_nopae; + if (long_mode_enabled) { + pte =3D pt_entry.pte64_t; + } else { + pte =3D pt_entry.pte32_t; } =20 - /* - * Page table level 1 - */ - pte_addr =3D (pte & ~0xfffu) + ((addr >> 10) & 0xffc); - if (!ptw_translate(&pte_trans, pte_addr, ra)) { - return false; + /* Check if we have hit a leaf. Won't happen (yet) at heights > 3= . */ + if (x86_pte_leaf(cs, i, &pt_entry)) { + assert(i < 4); + page_size =3D x86_pte_leaf_page_size(cs, i); + ptep &=3D pte ^ PG_NX_MASK; + + if (!pae_enabled) { + if (i =3D=3D 2) { + /* + * Bits 20-13 provide bits 39-32 of the address, + * bit 21 is reserved. Leave bits 20-13 in place + * for setting accessed/dirty bits below. + */ + pte =3D (uint32_t)pte | ((pte & 0x1fe000LL) << (32 - 1= 3)); + rsvd_mask =3D 0x200000; + goto do_check_protect_pse36; + } else if (i =3D=3D 1) { + rsvd_mask =3D 0; + } + } + break; /* goto do_check_protect; */ } - pte =3D ptw_ldl(&pte_trans, ra); - if (!(pte & PG_PRESENT_MASK)) { - goto do_fault; + + if ((!read_only) && + (!ptw_setl(&pte_trans, pte, PG_ACCESSED_MASK))) { + goto restart; } - /* combine pde and pte user and rw protections */ - ptep &=3D pte | PG_NX_MASK; - page_size =3D 4096; - rsvd_mask =3D 0; - } =20 -do_check_protect: + ptep &=3D pte ^ PG_NX_MASK; + + /* Move to the child node */ + assert(i > 1); + pt_node =3D x86_pte_child(cs, &pt_entry, i - 1); + i--; + } while (i > 0); + rsvd_mask |=3D (page_size - 1) & PG_ADDRESS_MASK & ~PG_PSE_PAT_MASK; do_check_protect_pse36: if (pte & rsvd_mask) { @@ -679,10 +579,16 @@ do_check_protect_pse36: return false; } =20 +/** + * The read-only argument indicates whether this access should + * trigger exceptions or otherwise disrupt TLB/MMU state. + * It should be true for monitor access, and false for tcg access. + */ bool x86_cpu_get_physical_address(CPUX86State *env, vaddr addr, MMUAccessType access_type, int mmu_idx, X86TranslateResult *out, - X86TranslateFault *err, uint64_t ra) + X86TranslateFault *err, uint64_t ra, + bool read_only) { X86TranslateParams in; bool use_stage2 =3D env->hflags2 & HF2_NPT_MASK; @@ -703,7 +609,7 @@ bool x86_cpu_get_physical_address(CPUX86State *env, vad= dr addr, MMU_USER64_IDX : MMU_USER32_IDX; in.ptw_idx =3D MMU_PHYS_IDX; =20 - if (!x86_mmu_translate(env, &in, out, err, ra)) { + if (!x86_mmu_translate(env, &in, out, err, ra, read_only)) { err->stage2 =3D S2_GPA; return false; } @@ -734,7 +640,7 @@ bool x86_cpu_get_physical_address(CPUX86State *env, vad= dr addr, return false; } } - return x86_mmu_translate(env, &in, out, err, ra); + return x86_mmu_translate(env, &in, out, err, ra, read_only); } break; } @@ -751,123 +657,19 @@ hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *c= s, vaddr addr, { X86CPU *cpu =3D X86_CPU(cs); CPUX86State *env =3D &cpu->env; - target_ulong pde_addr, pte_addr; - uint64_t pte; - int32_t a20_mask; - uint32_t page_offset; - int page_size; + X86TranslateResult out; + X86TranslateFault err; =20 *attrs =3D cpu_get_mem_attrs(env); =20 - a20_mask =3D x86_get_a20_mask(env); - if (!(env->cr[0] & CR0_PG_MASK)) { - pte =3D addr & a20_mask; - page_size =3D 4096; - } else if (env->cr[4] & CR4_PAE_MASK) { - target_ulong pdpe_addr; - uint64_t pde, pdpe; - -#ifdef TARGET_X86_64 - if (env->hflags & HF_LMA_MASK) { - bool la57 =3D env->cr[4] & CR4_LA57_MASK; - uint64_t pml5e_addr, pml5e; - uint64_t pml4e_addr, pml4e; - int32_t sext; - - /* test virtual address sign extension */ - sext =3D la57 ? (int64_t)addr >> 56 : (int64_t)addr >> 47; - if (sext !=3D 0 && sext !=3D -1) { - return -1; - } - - if (la57) { - pml5e_addr =3D ((env->cr[3] & ~0xfff) + - (((addr >> 48) & 0x1ff) << 3)) & a20_mask; - pml5e =3D x86_ldq_phys(cs, pml5e_addr); - if (!(pml5e & PG_PRESENT_MASK)) { - return -1; - } - } else { - pml5e =3D env->cr[3]; - } - - pml4e_addr =3D ((pml5e & PG_ADDRESS_MASK) + - (((addr >> 39) & 0x1ff) << 3)) & a20_mask; - pml4e =3D x86_ldq_phys(cs, pml4e_addr); - if (!(pml4e & PG_PRESENT_MASK)) { - return -1; - } - pdpe_addr =3D ((pml4e & PG_ADDRESS_MASK) + - (((addr >> 30) & 0x1ff) << 3)) & a20_mask; - pdpe =3D x86_ldq_phys(cs, pdpe_addr); - if (!(pdpe & PG_PRESENT_MASK)) { - return -1; - } - if (pdpe & PG_PSE_MASK) { - page_size =3D 1024 * 1024 * 1024; - pte =3D pdpe; - goto out; - } - - } else -#endif - { - pdpe_addr =3D ((env->cr[3] & ~0x1f) + ((addr >> 27) & 0x18)) & - a20_mask; - pdpe =3D x86_ldq_phys(cs, pdpe_addr); - if (!(pdpe & PG_PRESENT_MASK)) - return -1; - } - - pde_addr =3D ((pdpe & PG_ADDRESS_MASK) + - (((addr >> 21) & 0x1ff) << 3)) & a20_mask; - pde =3D x86_ldq_phys(cs, pde_addr); - if (!(pde & PG_PRESENT_MASK)) { - return -1; - } - if (pde & PG_PSE_MASK) { - /* 2 MB page */ - page_size =3D 2048 * 1024; - pte =3D pde; - } else { - /* 4 KB page */ - pte_addr =3D ((pde & PG_ADDRESS_MASK) + - (((addr >> 12) & 0x1ff) << 3)) & a20_mask; - page_size =3D 4096; - pte =3D x86_ldq_phys(cs, pte_addr); - } - if (!(pte & PG_PRESENT_MASK)) { - return -1; - } - } else { - uint32_t pde; - - /* page directory entry */ - pde_addr =3D ((env->cr[3] & ~0xfff) + ((addr >> 20) & 0xffc)) & a2= 0_mask; - pde =3D x86_ldl_phys(cs, pde_addr); - if (!(pde & PG_PRESENT_MASK)) - return -1; - if ((pde & PG_PSE_MASK) && (env->cr[4] & CR4_PSE_MASK)) { - pte =3D pde | ((pde & 0x1fe000LL) << (32 - 13)); - page_size =3D 4096 * 1024; - } else { - /* page directory entry */ - pte_addr =3D ((pde & ~0xfff) + ((addr >> 10) & 0xffc)) & a20_m= ask; - pte =3D x86_ldl_phys(cs, pte_addr); - if (!(pte & PG_PRESENT_MASK)) { - return -1; - } - page_size =3D 4096; - } - pte =3D pte & a20_mask; + /* This function merges the offset bits for us */ + if (!x86_cpu_get_physical_address(env, addr, MMU_DATA_LOAD, + cpu_mmu_index(cs, false), + &out, &err, 0, true)) { + return -1; } =20 -#ifdef TARGET_X86_64 -out: -#endif - pte &=3D PG_ADDRESS_MASK & ~(page_size - 1); - page_offset =3D (addr & TARGET_PAGE_MASK) & (page_size - 1); - return pte | page_offset; + return out.paddr; } =20 typedef struct MCEInjectionParams { diff --git a/target/i386/tcg/sysemu/excp_helper.c b/target/i386/tcg/sysemu/= excp_helper.c index 4c48e5a68b..c85db11f05 100644 --- a/target/i386/tcg/sysemu/excp_helper.c +++ b/target/i386/tcg/sysemu/excp_helper.c @@ -56,7 +56,7 @@ bool x86_cpu_tlb_fill(CPUState *cs, vaddr addr, int size, X86TranslateFault err; =20 if (x86_cpu_get_physical_address(env, addr, access_type, mmu_idx, &out, - &err, retaddr)) { + &err, retaddr, false)) { /* * Even if 4MB pages, we map only one 4KB page in the cache to * avoid filling it too fast. --=20 2.34.1