From nobody Tue Dec 10 09:13:08 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=gmail.com ARC-Seal: i=1; a=rsa-sha256; t=1695058661; cv=none; d=zohomail.com; s=zohoarc; b=GTU1t0rAYuRhPlje0KvFPpK2ERC5EElFh1s+/KOHjYviw//9jK8YmtPm8KFqatIBiGay0VRFbZA20oLnRU+E44rvEi93GkIEq+jEgzEEKPPq2NncLZbDnVkCS2aHkz62S/UpMaktAJ5QsAv5WRQPniFKOQ1/Rje+JYS577iw0FU= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1695058661; h=Content-Transfer-Encoding:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=JO8nyosCxBRFg0tO/Qo1v1a8VAkwenPDMH52GuXhZxA=; b=XP+aMspIOOx9aqoyz8J9otBU23U4LZf5aM6gzdST5krKnp4az+UZxVyXaH8NuOplVpgXYgK7XwVI8xgrPPJ/oZhydm8S6BBJ6uOmZ+0NtBTeAsADzI4m4ROQohtPH0ekkGkudZnUNyh6NMP/ibwuJ6xDCNbNMH+tQEheBuyYE68= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1695058661679940.6326801531774; Mon, 18 Sep 2023 10:37:41 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1qiIBI-00006P-IS; Mon, 18 Sep 2023 13:37:08 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1qiIBG-0008Qd-H4 for qemu-devel@nongnu.org; Mon, 18 Sep 2023 13:37:06 -0400 Received: from mail-yw1-x1144.google.com ([2607:f8b0:4864:20::1144]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1qiIBD-00062R-D4 for qemu-devel@nongnu.org; Mon, 18 Sep 2023 13:37:06 -0400 Received: by mail-yw1-x1144.google.com with SMTP id 00721157ae682-59c00b5c8b2so39831587b3.1 for ; Mon, 18 Sep 2023 10:37:03 -0700 (PDT) Received: from fedora.mshome.net (pool-173-79-56-208.washdc.fios.verizon.net. [173.79.56.208]) by smtp.gmail.com with ESMTPSA id v66-20020a818545000000b005704c4d3579sm2720306ywf.40.2023.09.18.10.37.01 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 18 Sep 2023 10:37:02 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1695058622; x=1695663422; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=JO8nyosCxBRFg0tO/Qo1v1a8VAkwenPDMH52GuXhZxA=; b=JJSWyS9yYGrwE2TGyGQh9EvujqEpPxcQo8HzlWZ/pX0ZNf4Pllzi7dWg7QTYStaWUj MtBtvDDsNhme1ZrvHRUiBwtWR8IAHadex+29ZnsN72vxCrfYoanLYSPql0kns9AwI65i fIAhJLuj+axQmj3BEoRgyt38Hd5i64GqAQuOvEYcLqi+6bdwW6uR1QBhdqeUxI/8pW4Z tXfmo3CxHA0+KsduW/+z5PubCsDggiVjKUJx/Lwjy5FFRTwZ4Xr1HYw6Ezm4w8QoBo6k Wr0Yd+IAMR0EfFXQssbJud/4w5gHrlkE8qg+98XlNHoNP/utif/5q6XXQNKvAaF0qpVZ DkgQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1695058622; x=1695663422; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=JO8nyosCxBRFg0tO/Qo1v1a8VAkwenPDMH52GuXhZxA=; b=dPQqie7a3jMB+YW2mfCBIkI5vJY4H5LlkEtbDrhWnRAlfzuLT2euNpgjuBt0aSfMDS RoeuD6gQvtbiKieAY4lIbMHTE2L1MMi445k3TtxL8blTnYHgscPOMhtA8dpW7B0bJ/lB aMqklF6mXvJSRdg4bkP4zmwgveolM8P6ig4EXauRFXABFBLhiGcjAq+xWcBKmj+lz5zB 04jAaRIbeyzknXQL0taO95WVvDEnxD0zGkwGfeGsrK1O1fYyHtkFm4kJHGODUhbQvvu6 tcg5wlZN7JRplLCF0v+RuNZ/ovUVBKsW+EkOlBy0x+K5Nsd5ukLCKgIJCusnSxCiEQUg rtzw== X-Gm-Message-State: AOJu0YxmTkCDpp9LoedG/dyEXxt6CBcrFRyyL03LAHjWXYLSSUBWTAxz 2/LGBPp2hTMJzU8IlHR5UMIKqNHQRR4e X-Google-Smtp-Source: AGHT+IEH9YIa5GRHfXP3jqU3jNuFi/EbDfMEqZiDYq4xTMzdd/zkbQfjKgiQNpACc5evVAO2mHWNEg== X-Received: by 2002:a0d:e695:0:b0:589:fc81:952e with SMTP id p143-20020a0de695000000b00589fc81952emr10062176ywe.7.1695058622216; Mon, 18 Sep 2023 10:37:02 -0700 (PDT) From: Gregory Price X-Google-Original-From: Gregory Price To: qemu-devel@nongnu.org Cc: jonathan.cameron@huawei.com, linux-cxl@vger.kernel.org, junhee.ryu@sk.com, kwangjin.ko@sk.com, Gregory Price Subject: [PATCH v4 1/1] cxl/vendor: SK hynix Niagara Multi-Headed SLD Device Date: Mon, 18 Sep 2023 13:36:56 -0400 Message-Id: <20230918173656.504628-2-gregory.price@memverge.com> X-Mailer: git-send-email 2.39.1 In-Reply-To: <20230918173656.504628-1-gregory.price@memverge.com> References: <20230918173656.504628-1-gregory.price@memverge.com> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::1144; envelope-from=gourry.memverge@gmail.com; helo=mail-yw1-x1144.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, FREEMAIL_FROM=0.001, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @gmail.com) X-ZM-MESSAGEID: 1695058663990100003 Content-Type: text/plain; charset="utf-8" Create a new device to emulate the SK hynix Niagara MHSLD platform. This device has custom CCI commands that allow for applying isolation to each memory block between hosts. This enables an early form of dynamic capacity, whereby the NUMA node maps the entire region, but the host is responsible for asking the device which memory blocks are allocated to it, and therefore may be onlined. To instantiate: -device cxl-skh-niagara,cxl-type3,bus=3Drp0,volatile-memdev=3Dmem0,id=3Dcxl= -mem0,sn=3D66666,mhd-head=3D0,mhd-shmid=3D15 The linux kernel will require raw CXL commands enabled to allow for passing through of Niagara CXL commands via the CCI mailbox. The Niagara MH-SLD has a shared memory region that must be initialized using the 'init_niagara' tool located in the vendor subdirectory usage: init_niagara heads : number of heads on the device sections : number of sections section_size : size of a section in 128mb increments shmid : shmid produced by ipcmk Example: $shmid1=3Dipcmk -M 131072 ./init_niagara 4 32 1 $shmid1 Signed-off-by: Gregory Price Signed-off-by: Junhee Ryu Signed-off-by: Kwangjin Ko --- hw/cxl/Kconfig | 6 + hw/cxl/meson.build | 2 + hw/cxl/vendor/Kconfig | 1 + hw/cxl/vendor/meson.build | 1 + hw/cxl/vendor/skhynix/.gitignore | 1 + hw/cxl/vendor/skhynix/Kconfig | 4 + hw/cxl/vendor/skhynix/init_niagara.c | 99 +++++ hw/cxl/vendor/skhynix/meson.build | 3 + hw/cxl/vendor/skhynix/skhynix_niagara.c | 516 ++++++++++++++++++++++++ hw/cxl/vendor/skhynix/skhynix_niagara.h | 162 ++++++++ 10 files changed, 795 insertions(+) create mode 100644 hw/cxl/vendor/Kconfig create mode 100644 hw/cxl/vendor/meson.build create mode 100644 hw/cxl/vendor/skhynix/.gitignore create mode 100644 hw/cxl/vendor/skhynix/Kconfig create mode 100644 hw/cxl/vendor/skhynix/init_niagara.c create mode 100644 hw/cxl/vendor/skhynix/meson.build create mode 100644 hw/cxl/vendor/skhynix/skhynix_niagara.c create mode 100644 hw/cxl/vendor/skhynix/skhynix_niagara.h diff --git a/hw/cxl/Kconfig b/hw/cxl/Kconfig index c9b2e46bac..88022008c7 100644 --- a/hw/cxl/Kconfig +++ b/hw/cxl/Kconfig @@ -1,6 +1,12 @@ +source vendor/Kconfig + config CXL bool default y if PCI_EXPRESS =20 +config CXL_VENDOR + bool + default y + config I2C_MCTP_CXL bool diff --git a/hw/cxl/meson.build b/hw/cxl/meson.build index 1393821fc4..e8c8c1355a 100644 --- a/hw/cxl/meson.build +++ b/hw/cxl/meson.build @@ -15,3 +15,5 @@ system_ss.add(when: 'CONFIG_CXL', system_ss.add(when: 'CONFIG_I2C_MCTP_CXL', if_true: files('i2c_mctp_cxl.c'= )) =20 system_ss.add(when: 'CONFIG_ALL', if_true: files('cxl-host-stubs.c')) + +subdir('vendor') diff --git a/hw/cxl/vendor/Kconfig b/hw/cxl/vendor/Kconfig new file mode 100644 index 0000000000..aa23bb051b --- /dev/null +++ b/hw/cxl/vendor/Kconfig @@ -0,0 +1 @@ +source skhynix/Kconfig diff --git a/hw/cxl/vendor/meson.build b/hw/cxl/vendor/meson.build new file mode 100644 index 0000000000..12db8991f1 --- /dev/null +++ b/hw/cxl/vendor/meson.build @@ -0,0 +1 @@ +subdir('skhynix') diff --git a/hw/cxl/vendor/skhynix/.gitignore b/hw/cxl/vendor/skhynix/.giti= gnore new file mode 100644 index 0000000000..6d96de38ea --- /dev/null +++ b/hw/cxl/vendor/skhynix/.gitignore @@ -0,0 +1 @@ +init_niagara diff --git a/hw/cxl/vendor/skhynix/Kconfig b/hw/cxl/vendor/skhynix/Kconfig new file mode 100644 index 0000000000..382fa0cd6c --- /dev/null +++ b/hw/cxl/vendor/skhynix/Kconfig @@ -0,0 +1,4 @@ +config CXL_SKHYNIX_NIAGARA + bool + depends on CXL_MEM_DEVICE + default y if CXL_VENDOR diff --git a/hw/cxl/vendor/skhynix/init_niagara.c b/hw/cxl/vendor/skhynix/i= nit_niagara.c new file mode 100644 index 0000000000..2c189dc33c --- /dev/null +++ b/hw/cxl/vendor/skhynix/init_niagara.c @@ -0,0 +1,99 @@ +/* + * SPDX-License-Identifier: GPL-2.0-or-later + * + * Copyright (c) 2023 MemVerge Inc. + * Copyright (c) 2023 SK hynix Inc. + * + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +struct niagara_state { + uint8_t nr_heads; + uint8_t nr_lds; + uint8_t ldmap[65536]; + uint32_t total_sections; + uint32_t free_sections; + uint32_t section_size; + uint32_t sections[]; +}; + +int main(int argc, char *argv[]) +{ + int shmid =3D 0; + uint32_t sections =3D 0; + uint32_t section_size =3D 0; + uint32_t heads =3D 0; + struct niagara_state *niagara_state =3D NULL; + size_t state_size; + uint8_t i; + + if (argc !=3D 5) { + printf("usage: init_niagara \n" + "\theads : number of heads on the device\n" + "\tsections : number of sections\n" + "\tsection_size : size of a section in 128mb increments\n" + "\tshmid : /tmp/mytoken.tmp\n\n" + "It is recommended your shared memory region is at least 1= 28kb\n"); + return -1; + } + + /* must have at least 1 head */ + heads =3D (uint32_t)atoi(argv[1]); + if (heads =3D=3D 0 || heads > 32) { + printf("bad heads argument (1-32)\n"); + return -1; + } + + /* Get number of sections */ + sections =3D (uint32_t)atoi(argv[2]); + if (sections =3D=3D 0) { + printf("bad sections argument\n"); + return -1; + } + + section_size =3D (uint32_t)atoi(argv[3]); + if (sections =3D=3D 0) { + printf("bad section size argument\n"); + return -1; + } + + shmid =3D (uint32_t)atoi(argv[4]); + if (shmid =3D=3D 0) { + printf("bad shmid argument\n"); + return -1; + } + + niagara_state =3D shmat(shmid, NULL, 0); + if (niagara_state =3D=3D (void *)-1) { + printf("Unable to attach to shared memory\n"); + return -1; + } + + /* Initialize the niagara_state */ + state_size =3D sizeof(struct niagara_state) + (sizeof(uint32_t) * sect= ions); + memset(niagara_state, 0, state_size); + niagara_state->nr_heads =3D heads; + niagara_state->nr_lds =3D heads; + niagara_state->total_sections =3D sections; + niagara_state->free_sections =3D sections; + niagara_state->section_size =3D section_size; + + memset(&niagara_state->ldmap, '\xff', sizeof(niagara_state->ldmap)); + for (i =3D 0; i < heads; i++) { + niagara_state->ldmap[i] =3D i; + } + + printf("niagara initialized\n"); + shmdt(niagara_state); + return 0; +} diff --git a/hw/cxl/vendor/skhynix/meson.build b/hw/cxl/vendor/skhynix/meso= n.build new file mode 100644 index 0000000000..f5a8694b80 --- /dev/null +++ b/hw/cxl/vendor/skhynix/meson.build @@ -0,0 +1,3 @@ +if targetos =3D=3D 'linux' + system_ss.add(when: 'CONFIG_CXL_SKHYNIX_NIAGARA', if_true: files('skhynix= _niagara.c',)) +endif diff --git a/hw/cxl/vendor/skhynix/skhynix_niagara.c b/hw/cxl/vendor/skhyni= x/skhynix_niagara.c new file mode 100644 index 0000000000..88e53cc6cc --- /dev/null +++ b/hw/cxl/vendor/skhynix/skhynix_niagara.c @@ -0,0 +1,516 @@ +/* + * SPDX-License-Identifier: GPL-2.0-or-later + * + * Copyright (c) 2023 MemVerge Inc. + * Copyright (c) 2023 SK hynix Inc. + */ + +#include +#include "qemu/osdep.h" +#include "hw/irq.h" +#include "migration/vmstate.h" +#include "qapi/error.h" +#include "hw/cxl/cxl.h" +#include "hw/cxl/cxl_mailbox.h" +#include "hw/cxl/cxl_device.h" +#include "hw/pci/pcie.h" +#include "hw/pci/pcie_port.h" +#include "hw/qdev-properties.h" +#include "skhynix_niagara.h" + +#define TYPE_CXL_NIAGARA "cxl-skh-niagara" +OBJECT_DECLARE_TYPE(CXLNiagaraState, CXLNiagaraClass, CXL_NIAGARA) + +/* + * CXL r3.0 section 7.6.7.5.1 - Get Multi-Headed Info (Opcode 5500h) + * + * This command retrieves the number of heads, number of supported LDs, + * and Head-to-LD mapping of a Multi-Headed device. + */ +static CXLRetCode cmd_mhd_get_info(const struct cxl_cmd *cmd, + uint8_t *payload_in, + size_t len_in, + uint8_t *payload_out, + size_t *len_out, + CXLCCI * cci) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(cci->d); + NiagaraMHDGetInfoInput *input =3D (void *)payload_in; + NiagaraMHDGetInfoOutput *output =3D (void *)payload_out; + + uint8_t start_ld =3D input->start_ld; + uint8_t ldmap_len =3D input->ldmap_len; + uint8_t i; + + if (start_ld >=3D s->mhd_state->nr_lds) { + return CXL_MBOX_INVALID_INPUT; + } + + output->nr_lds =3D s->mhd_state->nr_lds; + output->nr_heads =3D s->mhd_state->nr_heads; + output->resv1 =3D 0; + output->start_ld =3D start_ld; + output->resv2 =3D 0; + + for (i =3D 0; i < ldmap_len && (start_ld + i) < output->nr_lds; i++) { + output->ldmap[i] =3D s->mhd_state->ldmap[start_ld + i]; + } + output->ldmap_len =3D i; + + *len_out =3D sizeof(*output) + output->ldmap_len; + return CXL_MBOX_SUCCESS; +} + +static CXLRetCode cmd_niagara_get_section_status(const struct cxl_cmd *cmd, + uint8_t *payload_in, + size_t len_in, + uint8_t *payload_out, + size_t *len_out, + CXLCCI *cci) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(cci->d); + NiagaraSharedState *nss =3D (NiagaraSharedState *)s->mhd_state; + NiagaraGetSectionStatusOutput *output =3D (void *)payload_out; + + output->total_section_count =3D nss->total_sections; + output->free_section_count =3D nss->free_sections; + + *len_out =3D sizeof(*output); + + return CXL_MBOX_SUCCESS; +} + +static bool niagara_claim_section(CXLNiagaraState *s, + uint32_t *sections, + uint32_t section_idx) +{ + uint32_t *section =3D §ions[section_idx]; + uint32_t old_value =3D __sync_fetch_and_or(section, (1 << s->mhd_head)= ); + + /* if we already owned the section, we haven't claimed it */ + if (old_value & (1 << s->mhd_head)) { + return false; + } + + /* if the old value wasn't 0, this section was already claimed */ + if (old_value !=3D 0) { + __sync_fetch_and_and(section, ~(1 << s->mhd_head)); + return false; + } + return true; +} + +static void niagara_release_sections(CXLNiagaraState *s, + uint32_t *section_ids, + uint32_t count) +{ + NiagaraSharedState *nss =3D s->mhd_state; + uint32_t *sections =3D &nss->sections[0]; + uint32_t section; + uint32_t old_val; + uint32_t i; + + /* free any successfully allocated sections */ + for (i =3D 0; i < count; i++) { + section =3D section_ids[i]; + old_val =3D __sync_fetch_and_and(§ions[section], ~(1 << s->mhd= _head)); + + if (old_val & (1 << s->mhd_head)) { + __sync_fetch_and_add(&nss->free_sections, 1); + } + } +} + +static void niagara_alloc_build_output(NiagaraAllocOutput *output, + size_t *len_out, + uint32_t *section_ids, + uint32_t section_count) +{ + uint32_t extents; + uint32_t previous; + uint32_t i; + + /* Build the output */ + output->section_count =3D section_count; + extents =3D 0; + previous =3D 0; + for (i =3D 0; i < section_count; i++) { + if (i =3D=3D 0) { + /* start the first extent */ + output->extents[extents].start_section_id =3D section_ids[i]; + output->extents[extents].section_count =3D 1; + extents++; + } else if (section_ids[i] =3D=3D (previous + 1)) { + /* increment the current extent */ + output->extents[extents - 1].section_count++; + } else { + /* start a new extent */ + output->extents[extents].start_section_id =3D section_ids[i]; + output->extents[extents].section_count =3D 1; + extents++; + } + previous =3D section_ids[i]; + } + output->extent_count =3D extents; + *len_out =3D (8 + (16 * extents)); + return; +} + +static CXLRetCode niagara_alloc_manual(CXLNiagaraState *s, + NiagaraAllocInput *input, + NiagaraAllocOutput *output, + size_t *len_out) +{ + NiagaraSharedState *nss =3D s->mhd_state; + uint32_t cur_extent =3D 0; + g_autofree uint32_t *section_ids =3D NULL; + uint32_t *sections; + uint32_t allocated; + uint32_t i =3D 0; + uint32_t ttl_sec =3D 0; + + /* input validation: iterate extents, count total sectios */ + for (i =3D 0; i < input->extent_count; i++) { + uint32_t start =3D input->extents[i].start_section_id; + uint32_t end =3D start + input->extents[i].section_count; + + if ((start >=3D nss->total_sections) || + (end > nss->total_sections)) { + return CXL_MBOX_INVALID_INPUT; + } + ttl_sec +=3D input->extents[i].section_count; + } + + if (ttl_sec !=3D input->section_count) { + return CXL_MBOX_INVALID_INPUT; + } + + section_ids =3D malloc(input->section_count * sizeof(uint32_t)); + sections =3D &nss->sections[0]; + allocated =3D 0; + + /* for each section requested in the input, try to allocate that secti= on */ + for (cur_extent =3D 0; cur_extent < input->extent_count; cur_extent++)= { + uint32_t start_section =3D input->extents[cur_extent].start_sectio= n_id; + uint32_t section_count =3D input->extents[cur_extent].section_coun= t; + uint32_t cur_section; + + for (cur_section =3D input->extents[cur_extent].start_section_id; + cur_section < start_section + section_count; + cur_section++) { + if (niagara_claim_section(s, sections, cur_section)) { + __sync_fetch_and_sub(&nss->free_sections, 1); + section_ids[allocated++] =3D cur_section; + } + } + } + + if ((input->policy & NIAGARA_SECTION_ALLOC_POLICY_ALL_OR_NOTHING) && + (allocated !=3D input->section_count)) { + niagara_release_sections(s, section_ids, allocated); + return CXL_MBOX_INTERNAL_ERROR; + } + + niagara_alloc_build_output(output, len_out, section_ids, allocated); + return CXL_MBOX_SUCCESS; +} + +static CXLRetCode niagara_alloc_auto(CXLNiagaraState *s, + NiagaraAllocInput *input, + NiagaraAllocOutput *output, + size_t *len_out) +{ + NiagaraSharedState *nss =3D s->mhd_state; + g_autofree uint32_t *section_ids =3D NULL; + uint32_t section_count =3D input->section_count; + uint32_t total_sections =3D nss->total_sections; + uint32_t *sections =3D &nss->sections[0]; + uint32_t allocated =3D 0; + uint32_t cur_section; + + section_ids =3D malloc(section_count * sizeof(uint32_t)); + + /* Iterate the the section list and allocate free sections */ + for (cur_section =3D 0; + (cur_section < total_sections) && (allocated !=3D section_count); + cur_section++) { + if (niagara_claim_section(s, sections, cur_section)) { + __sync_fetch_and_sub(&nss->free_sections, 1); + section_ids[allocated++] =3D cur_section; + } + } + + if ((input->policy & NIAGARA_SECTION_ALLOC_POLICY_ALL_OR_NOTHING) && + (allocated !=3D input->section_count)) { + niagara_release_sections(s, section_ids, allocated); + return CXL_MBOX_INTERNAL_ERROR; + } + + niagara_alloc_build_output(output, len_out, section_ids, allocated); + return CXL_MBOX_SUCCESS; +} + +static CXLRetCode cmd_niagara_set_section_alloc(const struct cxl_cmd *cmd, + uint8_t *payload_in, + size_t len_in, + uint8_t *payload_out, + size_t *len_out, + CXLCCI *cci) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(cci->d); + NiagaraAllocInput *input =3D (void *)payload_in; + NiagaraAllocOutput *output =3D (void *)payload_out; + + if (input->section_count =3D=3D 0 || + input->section_count > s->mhd_state->total_sections) { + return CXL_MBOX_INVALID_INPUT; + } + + if (input->policy & NIAGARA_SECTION_ALLOC_POLICY_MANUAL) { + return niagara_alloc_manual(s, input, output, len_out); + } + + return niagara_alloc_auto(s, input, output, len_out); +} + +static CXLRetCode cmd_niagara_set_section_release(const struct cxl_cmd *cm= d, + uint8_t *payload_in, + size_t len_in, + uint8_t *payload_out, + size_t *len_out, + CXLCCI *cci) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(cci->d); + NiagaraSharedState *nss =3D s->mhd_state; + NiagaraReleaseInput *input =3D (void *)payload_in; + uint32_t i, j; + uint32_t *sections =3D &nss->sections[0]; + + for (i =3D 0; i < input->extent_count; i++) { + uint32_t start =3D input->extents[i].start_section_id; + + for (j =3D 0; j < input->extents[i].section_count; j++) { + uint32_t *cur_section =3D §ions[start + j]; + uint32_t hbit =3D 1 << s->mhd_head; + uint32_t old_val =3D __sync_fetch_and_and(cur_section, ~hbit); + + if (old_val & hbit) { + __sync_fetch_and_add(&nss->free_sections, 1); + } + } + } + return CXL_MBOX_SUCCESS; +} + +static CXLRetCode cmd_niagara_set_section_size(const struct cxl_cmd *cmd, + uint8_t *payload_in, + size_t len_in, + uint8_t *payload_out, + size_t *len_out, + CXLCCI *cci) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(cci->d); + NiagaraSharedState *nss =3D s->mhd_state; + NiagaraSetSectionSizeInput *input =3D (void *)payload_in; + NiagaraSetSectionSizeOutput *output =3D (void *)payload_out; + uint32_t prev_size =3D nss->section_size; + uint32_t prev_ttl =3D nss->total_sections; + + /* Only allow size change if all sections are free */ + if (nss->free_sections !=3D nss->total_sections) { + return CXL_MBOX_INTERNAL_ERROR; + } + + if (nss->section_size !=3D (1 << (input->section_unit - 1))) { + nss->section_size =3D (1 << (input->section_unit - 1)); + nss->total_sections =3D (prev_size * prev_ttl) / nss->section_size; + nss->free_sections =3D nss->total_sections; + } + + output->section_unit =3D input->section_unit; + return CXL_MBOX_SUCCESS; +} + +static CXLRetCode cmd_niagara_get_section_map(const struct cxl_cmd *cmd, + uint8_t *payload_in, + size_t len_in, + uint8_t *payload_out, + size_t *len_out, + CXLCCI *cci) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(cci->d); + NiagaraSharedState *nss =3D s->mhd_state; + NiagaraGetSectionMapInput *input =3D (void *)payload_in; + NiagaraGetSectionMapOutput *output =3D (void *)payload_out; + uint32_t *sections =3D &nss->sections[0]; + uint8_t query_type =3D input->query_type; + uint32_t i; + uint32_t bytes; + + if ((query_type !=3D NIAGARA_GSM_QUERY_FREE) && + (query_type !=3D NIAGARA_GSM_QUERY_ALLOCATED)) { + return CXL_MBOX_INVALID_INPUT; + } + + output->ttl_section_count =3D nss->total_sections; + output->qry_section_count =3D 0; + bytes =3D (output->ttl_section_count / 8); + if (output->ttl_section_count % 8) { + bytes +=3D 1; + } + + for (i =3D 0; i < bytes; i++) { + output->bitset[i] =3D 0x0; + } + + /* Iterate the the section list and check the bits */ + for (i =3D 0; (i < nss->total_sections); i++) { + uint32_t section =3D sections[i]; + + if (((query_type =3D=3D NIAGARA_GSM_QUERY_FREE) && (!section)) || + ((query_type =3D=3D NIAGARA_GSM_QUERY_ALLOCATED) && + (section & (1 << s->mhd_head)))) { + uint32_t byte =3D i / 8; + uint8_t bit =3D (1 << (i % 8)); + + output->bitset[byte] |=3D bit; + output->qry_section_count++; + } + } + + *len_out =3D (8 + bytes); + return CXL_MBOX_SUCCESS; +} + +static bool mhdsld_access_valid(PCIDevice *d, + uint64_t dpa_offset, + unsigned int size) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(d); + NiagaraSharedState *nss =3D s->mhd_state; + uint32_t section =3D (dpa_offset / NIAGARA_MIN_MEMBLK); + + if (!(nss->sections[section] & (1 << s->mhd_head))) { + return false; + } + return true; +} + +static const struct cxl_cmd cxl_cmd_set_niagara[256][256] =3D { + [NIAGARA_MHD][GET_MHD_INFO] =3D {"GET_MULTI_HEADED_INFO", + cmd_mhd_get_info, 2, 0}, + [NIAGARA_CMD][GET_SECTION_STATUS] =3D { "GET_SECTION_STATUS", + cmd_niagara_get_section_status, 0, 0 }, + [NIAGARA_CMD][SET_SECTION_ALLOC] =3D { "SET_SECTION_ALLOC", + cmd_niagara_set_section_alloc, ~0, + (CXL_MBOX_IMMEDIATE_CONFIG_CHANGE | CXL_MBOX_IMMEDIATE_DATA_CHANGE= | + CXL_MBOX_IMMEDIATE_POLICY_CHANGE | CXL_MBOX_IMMEDIATE_LOG_CHANGE) + }, + [NIAGARA_CMD][SET_SECTION_RELEASE] =3D { "SET_SECTION_RELEASE", + cmd_niagara_set_section_release, ~0, + (CXL_MBOX_IMMEDIATE_CONFIG_CHANGE | CXL_MBOX_IMMEDIATE_DATA_CHANGE= | + CXL_MBOX_IMMEDIATE_POLICY_CHANGE | CXL_MBOX_IMMEDIATE_LOG_CHANGE) + }, + [NIAGARA_CMD][SET_SECTION_SIZE] =3D { "SET_SECTION_SIZE", + cmd_niagara_set_section_size, 8, + (CXL_MBOX_IMMEDIATE_CONFIG_CHANGE | CXL_MBOX_IMMEDIATE_DATA_CHANGE= | + CXL_MBOX_IMMEDIATE_POLICY_CHANGE | CXL_MBOX_IMMEDIATE_LOG_CHANGE) + }, + [NIAGARA_CMD][GET_SECTION_MAP] =3D { "GET_SECTION_MAP", + cmd_niagara_get_section_map, 8 , CXL_MBOX_IMMEDIATE_DATA_CHANGE }, +}; + +static Property cxl_niagara_props[] =3D { + DEFINE_PROP_UINT32("mhd-head", CXLNiagaraState, mhd_head, ~(0)), + DEFINE_PROP_UINT32("mhd-shmid", CXLNiagaraState, mhd_shmid, 0), + DEFINE_PROP_END_OF_LIST(), +}; + +static void cxl_niagara_realize(PCIDevice *pci_dev, Error **errp) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(pci_dev); + + ct3_realize(pci_dev, errp); + + if (!s->mhd_shmid || s->mhd_head =3D=3D ~(0)) { + error_setg(errp, "is_mhd requires mhd_shmid and mhd_head settings"= ); + return; + } + + if (s->mhd_head >=3D 32) { + error_setg(errp, "MHD Head ID must be between 0-31"); + return; + } + + s->mhd_state =3D shmat(s->mhd_shmid, NULL, 0); + if (s->mhd_state =3D=3D (void *)-1) { + s->mhd_state =3D NULL; + error_setg(errp, "Unable to attach MHD State. Check ipcs is valid"= ); + return; + } + + /* For now, limit the number of LDs to the number of heads (SLD) */ + if (s->mhd_head >=3D s->mhd_state->nr_heads) { + error_setg(errp, "Invalid head ID for multiheaded device."); + return; + } + + if (s->mhd_state->nr_lds <=3D s->mhd_head) { + error_setg(errp, "MHD Shared state does not have sufficient lds."); + return; + } + + s->mhd_state->ldmap[s->mhd_head] =3D s->mhd_head; + s->ct3d.mhd_access_valid =3D mhdsld_access_valid; + return; +} + +static void cxl_niagara_exit(PCIDevice *pci_dev) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(pci_dev); + + ct3_exit(pci_dev); + + if (s->mhd_state) { + shmdt(s->mhd_state); + } +} + +static void cxl_niagara_reset(DeviceState *d) +{ + CXLNiagaraState *s =3D CXL_NIAGARA(d); + + ct3d_reset(d); + cxl_add_cci_commands(&s->ct3d.cci, cxl_cmd_set_niagara, 512); +} + +static void cxl_niagara_class_init(ObjectClass *klass, void *data) +{ + DeviceClass *dc =3D DEVICE_CLASS(klass); + PCIDeviceClass *pc =3D PCI_DEVICE_CLASS(klass); + + pc->realize =3D cxl_niagara_realize; + pc->exit =3D cxl_niagara_exit; + dc->reset =3D cxl_niagara_reset; + device_class_set_props(dc, cxl_niagara_props); +} + +static const TypeInfo cxl_niagara_info =3D { + .name =3D TYPE_CXL_NIAGARA, + .parent =3D TYPE_CXL_TYPE3, + .class_size =3D sizeof(struct CXLNiagaraClass), + .class_init =3D cxl_niagara_class_init, + .instance_size =3D sizeof(CXLNiagaraState), + .interfaces =3D (InterfaceInfo[]) { + { INTERFACE_CXL_DEVICE }, + { INTERFACE_PCIE_DEVICE }, + {} + }, +}; + +static void cxl_niagara_register_types(void) +{ + type_register_static(&cxl_niagara_info); +} + +type_init(cxl_niagara_register_types) diff --git a/hw/cxl/vendor/skhynix/skhynix_niagara.h b/hw/cxl/vendor/skhyni= x/skhynix_niagara.h new file mode 100644 index 0000000000..19753ddddb --- /dev/null +++ b/hw/cxl/vendor/skhynix/skhynix_niagara.h @@ -0,0 +1,162 @@ +#ifndef CXL_SKH_NIAGARA_H +#define CXL_SKH_NIAGARA_H +#include +#include "hw/cxl/cxl.h" +#include "hw/cxl/cxl_mailbox.h" +#include "hw/cxl/cxl_device.h" + +#define NIAGARA_MIN_MEMBLK (1024 * 1024 * 128) + +/* + * The shared state cannot have 2 variable sized regions + * so we have to max out the ldmap. + */ +typedef struct NiagaraSharedState { + uint8_t nr_heads; + uint8_t nr_lds; + uint8_t ldmap[65536]; + uint32_t total_sections; + uint32_t free_sections; + uint32_t section_size; + uint32_t sections[]; +} NiagaraSharedState; + +struct CXLNiagaraState { + CXLType3Dev ct3d; + uint32_t mhd_head; + uint32_t mhd_shmid; + NiagaraSharedState *mhd_state; +}; + +struct CXLNiagaraClass { + CXLType3Class parent_class; +}; + +enum { + NIAGARA_MHD =3D 0x55, + #define GET_MHD_INFO 0x0 + NIAGARA_CMD =3D 0xC0 + #define GET_SECTION_STATUS 0x0 + #define SET_SECTION_ALLOC 0x1 + #define SET_SECTION_RELEASE 0x2 + #define SET_SECTION_SIZE 0x3 + /* Future: MOVE_DATA 0x4 */ + #define GET_SECTION_MAP 0x5 + /* Future: CLEAR_SECTION 0x99 */ +}; + +typedef struct NiagaraExtent { + uint32_t start_section_id; + uint32_t section_count; + uint8_t reserved[8]; +} QEMU_PACKED NiagaraExtent; + +/* + * MHD Get Info Command + * Returns information the LD's associated with this head + */ +typedef struct NiagaraMHDGetInfoInput { + uint8_t start_ld; + uint8_t ldmap_len; +} QEMU_PACKED NiagaraMHDGetInfoInput; + +typedef struct NiagaraMHDGetInfoOutput { + uint8_t nr_lds; + uint8_t nr_heads; + uint16_t resv1; + uint8_t start_ld; + uint8_t ldmap_len; + uint16_t resv2; + uint8_t ldmap[]; +} QEMU_PACKED NiagaraMHDGetInfoOutput; + +/* + * Niagara Section Status Command + * + * Returns the total sections and number of free sections + */ +typedef struct NiagaraGetSectionStatusOutput { + uint32_t total_section_count; + uint32_t free_section_count; +} QEMU_PACKED NiagaraGetSectionStatusOutput; + +/* + * Niagara Set Section Alloc Command + * + * Policies: + * All or nothing - if fail to allocate any section, nothing is allocat= ed + * Best effort - Allocate as many as possible + * Manual - allocate the provided set of extents + * + * Policies can be combined. + * + * Returns: The allocated sections in extents + */ +#define NIAGARA_SECTION_ALLOC_POLICY_ALL_OR_NOTHING 0 +#define NIAGARA_SECTION_ALLOC_POLICY_BEST_EFFORT 1 +#define NIAGARA_SECTION_ALLOC_POLICY_MANUAL 2 + +typedef struct NiagaraAllocInput { + uint8_t policy; + uint8_t reserved1[3]; + uint32_t section_count; + uint8_t reserved2[4]; + uint32_t extent_count; + NiagaraExtent extents[]; +} QEMU_PACKED NiagaraAllocInput; + +typedef struct NiagaraAllocOutput { + uint32_t section_count; + uint32_t extent_count; + NiagaraExtent extents[]; +} QEMU_PACKED NiagaraAllocOutput; + +/* + * Niagara Set Section Release Command + * + * Releases the provided extents + */ +typedef struct NiagaraReleaseInput { + uint32_t extent_count; + uint8_t policy; + uint8_t reserved[3]; + NiagaraExtent extents[]; +} QEMU_PACKED NiagaraReleaseInput; + +/* + * Niagara Set Section Size + * + * Changes the section size to 128 * (1 << section_unit) + */ +typedef struct NiagaraSetSectionSizeInput { + uint8_t section_unit; + uint8_t reserved[7]; +} QEMU_PACKED NiagaraSetSectionSizeInput; + +typedef struct { + uint8_t section_unit; + uint8_t reserved[7]; +} QEMU_PACKED NiagaraSetSectionSizeOutput; + +/* + * Niagara Get Section Map Command + * query type: + * Free - Map of free sections + * Allocted - What sections are allocated for this head + * Returns a map of the requested type of sections + */ +#define NIAGARA_GSM_QUERY_FREE 0 +#define NIAGARA_GSM_QUERY_ALLOCATED 1 + +typedef struct NiagaraGetSectionMapInput { + uint8_t query_type; + uint8_t reserved[7]; +} QEMU_PACKED NiagaraGetSectionMapInput; + +typedef struct NiagaraGetSectionMapOutput { + uint32_t ttl_section_count; + uint32_t qry_section_count; + uint8_t bitset[]; +} QEMU_PACKED NiagaraGetSectionMapOutput; + +#endif --=20 2.39.1