From nobody Tue May 14 02:01:29 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1646375515597993.5885297138656; Thu, 3 Mar 2022 22:31:55 -0800 (PST) Received: from localhost ([::1]:39746 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nQ1Tm-00031E-AX for importer@patchew.org; Fri, 04 Mar 2022 01:31:54 -0500 Received: from eggs.gnu.org ([209.51.188.92]:49846) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1My-0005c6-KE; Fri, 04 Mar 2022 01:24:52 -0500 Received: from new4-smtp.messagingengine.com ([66.111.4.230]:56533) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1Mw-0002Pa-Im; Fri, 04 Mar 2022 01:24:52 -0500 Received: from compute3.internal (compute3.nyi.internal [10.202.2.43]) by mailnew.nyi.internal (Postfix) with ESMTP id AFE65580631; Fri, 4 Mar 2022 01:24:49 -0500 (EST) Received: from mailfrontend1 ([10.202.2.162]) by compute3.internal (MEProxy); Fri, 04 Mar 2022 01:24:49 -0500 Received: by mail.messagingengine.com (Postfix) with ESMTPA; Fri, 4 Mar 2022 01:24:47 -0500 (EST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=irrelevant.dk; h=cc:cc:content-transfer-encoding:date:date:from:from :in-reply-to:in-reply-to:message-id:mime-version:references :reply-to:sender:subject:subject:to:to; s=fm2; bh=dLkMJvlMVfAKp+ SH/N4/vWqK+NX/47hEr3Ld7M8U280=; b=myD752BhaBS5H9zCI+KyXG+5qYLITF 6OcJRIAl5bJy+VdJTF6dPND6+XPqsgafYsHQisKC/P0R4Rhw8O+cS9IUek98DavK oKvVxrw9eMyQzEyalgW3LRNArXUAWtHjXqJpWgd54+L/AurRz863RAv8an1QJGtg g2A4hhJ7EwBIhpxmxSw3LOi89L3F+a1O/Va+67MN3XMv1njwbFvhWnNyL4Kz2cOv YyJwMh5mv+XW6Y6+XCDda2O86iNdqCwpR/kJIQI48bz9SjuYkpblpUnTwuiVF+vS u0IQ+YSYRSn9L88rzuVJ4sE3wdlm3ArXu9q+E2adeP/J3y8sOl9dzBdw== DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d= messagingengine.com; h=cc:cc:content-transfer-encoding:date:date :from:from:in-reply-to:in-reply-to:message-id:mime-version :references:reply-to:sender:subject:subject:to:to:x-me-proxy :x-me-proxy:x-me-sender:x-me-sender:x-sasl-enc; s=fm2; bh=dLkMJv lMVfAKp+SH/N4/vWqK+NX/47hEr3Ld7M8U280=; b=iVbFSlNO27Rr/WZ1D3ka7v qygqyxJvWoRvGNklxOvAsmMFxQFT4k/G/c1211jE+zGXW+ZO4J3xjb90x90PztjI k0TCSkpwV2qc2zrBtMP4sO8zmGcV9rxZnjnjBxDHsnKyizNyXy1Iaewv8+fDGoBE q6yJgvCkxSpFfhdNzbQFZBKtvhyCucKTDT+vPRzxCfqPtioNFJbqEQ3AaIupshSC 6GIdKI+dVbHyorxismNEUiDJgwR6y+FiE7CzzjSRusXR8ns2Tc8AxMkgArfi0NEb 7ffp9e+e/cfhYDzJY1WwtfVcCqJNaICLZTk4M8eFK3rfQUsfmuXQgkIHu+VYRcBQ == X-ME-Sender: X-ME-Received: X-ME-Proxy-Cause: gggruggvucftvghtrhhoucdtuddrgedvvddruddtjedgleeiucetufdoteggodetrfdotf fvucfrrhhofhhilhgvmecuhfgrshhtofgrihhlpdfqfgfvpdfurfetoffkrfgpnffqhgen uceurghilhhouhhtmecufedttdenucesvcftvggtihhpihgvnhhtshculddquddttddmne cujfgurhephffvufffkffojghfggfgsedtkeertdertddtnecuhfhrohhmpefmlhgruhhs ucflvghnshgvnhcuoehithhssehirhhrvghlvghvrghnthdrughkqeenucggtffrrghtth gvrhhnpeeuleetgeeiuefhgfekfefgveejiefgteekiedtgfdtieefhfdthfefueffvefg keenucevlhhushhtvghrufhiiigvpedtnecurfgrrhgrmhepmhgrihhlfhhrohhmpehith hssehirhhrvghlvghvrghnthdrughk X-ME-Proxy: From: Klaus Jensen To: qemu-devel@nongnu.org, Peter Maydell Subject: [PULL 1/6] hw/nvme: move dif/pi prototypes into dif.h Date: Fri, 4 Mar 2022 07:24:38 +0100 Message-Id: <20220304062443.352515-2-its@irrelevant.dk> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220304062443.352515-1-its@irrelevant.dk> References: <20220304062443.352515-1-its@irrelevant.dk> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=66.111.4.230; envelope-from=its@irrelevant.dk; helo=new4-smtp.messagingengine.com X-Spam_score_int: -27 X-Spam_score: -2.8 X-Spam_bar: -- X-Spam_report: (-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_LOW=-0.7, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Kevin Wolf , Fam Zheng , qemu-block@nongnu.org, Klaus Jensen , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Klaus Jensen , Hanna Reitz , Stefan Hajnoczi , Keith Busch Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZM-MESSAGEID: 1646375516775100001 Content-Type: text/plain; charset="utf-8" From: Klaus Jensen Move dif/pi data structures and inlines to dif.h. Reviewed-by: Keith Busch Signed-off-by: Klaus Jensen --- hw/nvme/ctrl.c | 1 + hw/nvme/dif.c | 1 + hw/nvme/dif.h | 53 ++++++++++++++++++++++++++++++++++++++++++++++++++ hw/nvme/nvme.h | 50 ----------------------------------------------- 4 files changed, 55 insertions(+), 50 deletions(-) create mode 100644 hw/nvme/dif.h diff --git a/hw/nvme/ctrl.c b/hw/nvme/ctrl.c index 98aac98bef5f..d08af3bdc1a2 100644 --- a/hw/nvme/ctrl.c +++ b/hw/nvme/ctrl.c @@ -163,6 +163,7 @@ #include "migration/vmstate.h" =20 #include "nvme.h" +#include "dif.h" #include "trace.h" =20 #define NVME_MAX_IOQPAIRS 0xffff diff --git a/hw/nvme/dif.c b/hw/nvme/dif.c index 5dbd18b2a4a5..cd0cea2b5ebd 100644 --- a/hw/nvme/dif.c +++ b/hw/nvme/dif.c @@ -13,6 +13,7 @@ #include "sysemu/block-backend.h" =20 #include "nvme.h" +#include "dif.h" #include "trace.h" =20 uint16_t nvme_check_prinfo(NvmeNamespace *ns, uint8_t prinfo, uint64_t slb= a, diff --git a/hw/nvme/dif.h b/hw/nvme/dif.h new file mode 100644 index 000000000000..e36fea30e71e --- /dev/null +++ b/hw/nvme/dif.h @@ -0,0 +1,53 @@ +#ifndef HW_NVME_DIF_H +#define HW_NVME_DIF_H + +/* from Linux kernel (crypto/crct10dif_common.c) */ +static const uint16_t t10_dif_crc_table[256] =3D { + 0x0000, 0x8BB7, 0x9CD9, 0x176E, 0xB205, 0x39B2, 0x2EDC, 0xA56B, + 0xEFBD, 0x640A, 0x7364, 0xF8D3, 0x5DB8, 0xD60F, 0xC161, 0x4AD6, + 0x54CD, 0xDF7A, 0xC814, 0x43A3, 0xE6C8, 0x6D7F, 0x7A11, 0xF1A6, + 0xBB70, 0x30C7, 0x27A9, 0xAC1E, 0x0975, 0x82C2, 0x95AC, 0x1E1B, + 0xA99A, 0x222D, 0x3543, 0xBEF4, 0x1B9F, 0x9028, 0x8746, 0x0CF1, + 0x4627, 0xCD90, 0xDAFE, 0x5149, 0xF422, 0x7F95, 0x68FB, 0xE34C, + 0xFD57, 0x76E0, 0x618E, 0xEA39, 0x4F52, 0xC4E5, 0xD38B, 0x583C, + 0x12EA, 0x995D, 0x8E33, 0x0584, 0xA0EF, 0x2B58, 0x3C36, 0xB781, + 0xD883, 0x5334, 0x445A, 0xCFED, 0x6A86, 0xE131, 0xF65F, 0x7DE8, + 0x373E, 0xBC89, 0xABE7, 0x2050, 0x853B, 0x0E8C, 0x19E2, 0x9255, + 0x8C4E, 0x07F9, 0x1097, 0x9B20, 0x3E4B, 0xB5FC, 0xA292, 0x2925, + 0x63F3, 0xE844, 0xFF2A, 0x749D, 0xD1F6, 0x5A41, 0x4D2F, 0xC698, + 0x7119, 0xFAAE, 0xEDC0, 0x6677, 0xC31C, 0x48AB, 0x5FC5, 0xD472, + 0x9EA4, 0x1513, 0x027D, 0x89CA, 0x2CA1, 0xA716, 0xB078, 0x3BCF, + 0x25D4, 0xAE63, 0xB90D, 0x32BA, 0x97D1, 0x1C66, 0x0B08, 0x80BF, + 0xCA69, 0x41DE, 0x56B0, 0xDD07, 0x786C, 0xF3DB, 0xE4B5, 0x6F02, + 0x3AB1, 0xB106, 0xA668, 0x2DDF, 0x88B4, 0x0303, 0x146D, 0x9FDA, + 0xD50C, 0x5EBB, 0x49D5, 0xC262, 0x6709, 0xECBE, 0xFBD0, 0x7067, + 0x6E7C, 0xE5CB, 0xF2A5, 0x7912, 0xDC79, 0x57CE, 0x40A0, 0xCB17, + 0x81C1, 0x0A76, 0x1D18, 0x96AF, 0x33C4, 0xB873, 0xAF1D, 0x24AA, + 0x932B, 0x189C, 0x0FF2, 0x8445, 0x212E, 0xAA99, 0xBDF7, 0x3640, + 0x7C96, 0xF721, 0xE04F, 0x6BF8, 0xCE93, 0x4524, 0x524A, 0xD9FD, + 0xC7E6, 0x4C51, 0x5B3F, 0xD088, 0x75E3, 0xFE54, 0xE93A, 0x628D, + 0x285B, 0xA3EC, 0xB482, 0x3F35, 0x9A5E, 0x11E9, 0x0687, 0x8D30, + 0xE232, 0x6985, 0x7EEB, 0xF55C, 0x5037, 0xDB80, 0xCCEE, 0x4759, + 0x0D8F, 0x8638, 0x9156, 0x1AE1, 0xBF8A, 0x343D, 0x2353, 0xA8E4, + 0xB6FF, 0x3D48, 0x2A26, 0xA191, 0x04FA, 0x8F4D, 0x9823, 0x1394, + 0x5942, 0xD2F5, 0xC59B, 0x4E2C, 0xEB47, 0x60F0, 0x779E, 0xFC29, + 0x4BA8, 0xC01F, 0xD771, 0x5CC6, 0xF9AD, 0x721A, 0x6574, 0xEEC3, + 0xA415, 0x2FA2, 0x38CC, 0xB37B, 0x1610, 0x9DA7, 0x8AC9, 0x017E, + 0x1F65, 0x94D2, 0x83BC, 0x080B, 0xAD60, 0x26D7, 0x31B9, 0xBA0E, + 0xF0D8, 0x7B6F, 0x6C01, 0xE7B6, 0x42DD, 0xC96A, 0xDE04, 0x55B3 +}; + +uint16_t nvme_check_prinfo(NvmeNamespace *ns, uint8_t prinfo, uint64_t slb= a, + uint32_t reftag); +uint16_t nvme_dif_mangle_mdata(NvmeNamespace *ns, uint8_t *mbuf, size_t ml= en, + uint64_t slba); +void nvme_dif_pract_generate_dif(NvmeNamespace *ns, uint8_t *buf, size_t l= en, + uint8_t *mbuf, size_t mlen, uint16_t appt= ag, + uint32_t *reftag); +uint16_t nvme_dif_check(NvmeNamespace *ns, uint8_t *buf, size_t len, + uint8_t *mbuf, size_t mlen, uint8_t prinfo, + uint64_t slba, uint16_t apptag, + uint16_t appmask, uint32_t *reftag); +uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req); + +#endif /* HW_NVME_DIF_H */ diff --git a/hw/nvme/nvme.h b/hw/nvme/nvme.h index 90c0bb7ce236..801176a2bd5e 100644 --- a/hw/nvme/nvme.h +++ b/hw/nvme/nvme.h @@ -513,54 +513,4 @@ void nvme_rw_complete_cb(void *opaque, int ret); uint16_t nvme_map_dptr(NvmeCtrl *n, NvmeSg *sg, size_t len, NvmeCmd *cmd); =20 -/* from Linux kernel (crypto/crct10dif_common.c) */ -static const uint16_t t10_dif_crc_table[256] =3D { - 0x0000, 0x8BB7, 0x9CD9, 0x176E, 0xB205, 0x39B2, 0x2EDC, 0xA56B, - 0xEFBD, 0x640A, 0x7364, 0xF8D3, 0x5DB8, 0xD60F, 0xC161, 0x4AD6, - 0x54CD, 0xDF7A, 0xC814, 0x43A3, 0xE6C8, 0x6D7F, 0x7A11, 0xF1A6, - 0xBB70, 0x30C7, 0x27A9, 0xAC1E, 0x0975, 0x82C2, 0x95AC, 0x1E1B, - 0xA99A, 0x222D, 0x3543, 0xBEF4, 0x1B9F, 0x9028, 0x8746, 0x0CF1, - 0x4627, 0xCD90, 0xDAFE, 0x5149, 0xF422, 0x7F95, 0x68FB, 0xE34C, - 0xFD57, 0x76E0, 0x618E, 0xEA39, 0x4F52, 0xC4E5, 0xD38B, 0x583C, - 0x12EA, 0x995D, 0x8E33, 0x0584, 0xA0EF, 0x2B58, 0x3C36, 0xB781, - 0xD883, 0x5334, 0x445A, 0xCFED, 0x6A86, 0xE131, 0xF65F, 0x7DE8, - 0x373E, 0xBC89, 0xABE7, 0x2050, 0x853B, 0x0E8C, 0x19E2, 0x9255, - 0x8C4E, 0x07F9, 0x1097, 0x9B20, 0x3E4B, 0xB5FC, 0xA292, 0x2925, - 0x63F3, 0xE844, 0xFF2A, 0x749D, 0xD1F6, 0x5A41, 0x4D2F, 0xC698, - 0x7119, 0xFAAE, 0xEDC0, 0x6677, 0xC31C, 0x48AB, 0x5FC5, 0xD472, - 0x9EA4, 0x1513, 0x027D, 0x89CA, 0x2CA1, 0xA716, 0xB078, 0x3BCF, - 0x25D4, 0xAE63, 0xB90D, 0x32BA, 0x97D1, 0x1C66, 0x0B08, 0x80BF, - 0xCA69, 0x41DE, 0x56B0, 0xDD07, 0x786C, 0xF3DB, 0xE4B5, 0x6F02, - 0x3AB1, 0xB106, 0xA668, 0x2DDF, 0x88B4, 0x0303, 0x146D, 0x9FDA, - 0xD50C, 0x5EBB, 0x49D5, 0xC262, 0x6709, 0xECBE, 0xFBD0, 0x7067, - 0x6E7C, 0xE5CB, 0xF2A5, 0x7912, 0xDC79, 0x57CE, 0x40A0, 0xCB17, - 0x81C1, 0x0A76, 0x1D18, 0x96AF, 0x33C4, 0xB873, 0xAF1D, 0x24AA, - 0x932B, 0x189C, 0x0FF2, 0x8445, 0x212E, 0xAA99, 0xBDF7, 0x3640, - 0x7C96, 0xF721, 0xE04F, 0x6BF8, 0xCE93, 0x4524, 0x524A, 0xD9FD, - 0xC7E6, 0x4C51, 0x5B3F, 0xD088, 0x75E3, 0xFE54, 0xE93A, 0x628D, - 0x285B, 0xA3EC, 0xB482, 0x3F35, 0x9A5E, 0x11E9, 0x0687, 0x8D30, - 0xE232, 0x6985, 0x7EEB, 0xF55C, 0x5037, 0xDB80, 0xCCEE, 0x4759, - 0x0D8F, 0x8638, 0x9156, 0x1AE1, 0xBF8A, 0x343D, 0x2353, 0xA8E4, - 0xB6FF, 0x3D48, 0x2A26, 0xA191, 0x04FA, 0x8F4D, 0x9823, 0x1394, - 0x5942, 0xD2F5, 0xC59B, 0x4E2C, 0xEB47, 0x60F0, 0x779E, 0xFC29, - 0x4BA8, 0xC01F, 0xD771, 0x5CC6, 0xF9AD, 0x721A, 0x6574, 0xEEC3, - 0xA415, 0x2FA2, 0x38CC, 0xB37B, 0x1610, 0x9DA7, 0x8AC9, 0x017E, - 0x1F65, 0x94D2, 0x83BC, 0x080B, 0xAD60, 0x26D7, 0x31B9, 0xBA0E, - 0xF0D8, 0x7B6F, 0x6C01, 0xE7B6, 0x42DD, 0xC96A, 0xDE04, 0x55B3 -}; - -uint16_t nvme_check_prinfo(NvmeNamespace *ns, uint8_t prinfo, uint64_t slb= a, - uint32_t reftag); -uint16_t nvme_dif_mangle_mdata(NvmeNamespace *ns, uint8_t *mbuf, size_t ml= en, - uint64_t slba); -void nvme_dif_pract_generate_dif(NvmeNamespace *ns, uint8_t *buf, size_t l= en, - uint8_t *mbuf, size_t mlen, uint16_t appt= ag, - uint32_t *reftag); -uint16_t nvme_dif_check(NvmeNamespace *ns, uint8_t *buf, size_t len, - uint8_t *mbuf, size_t mlen, uint8_t prinfo, - uint64_t slba, uint16_t apptag, - uint16_t appmask, uint32_t *reftag); -uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req); - - #endif /* HW_NVME_INTERNAL_H */ --=20 2.35.1 From nobody Tue May 14 02:01:29 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 164637591398864.77836331667197; Thu, 3 Mar 2022 22:38:33 -0800 (PST) Received: from localhost ([::1]:46298 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nQ1aC-0007un-Cv for importer@patchew.org; Fri, 04 Mar 2022 01:38:32 -0500 Received: from eggs.gnu.org ([209.51.188.92]:49884) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1N2-0005df-3A; Fri, 04 Mar 2022 01:24:56 -0500 Received: from new4-smtp.messagingengine.com ([66.111.4.230]:50751) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1Mz-0002Pr-UH; Fri, 04 Mar 2022 01:24:55 -0500 Received: from compute2.internal (compute2.nyi.internal [10.202.2.46]) by mailnew.nyi.internal (Postfix) with ESMTP id 3492A580632; Fri, 4 Mar 2022 01:24:52 -0500 (EST) Received: from mailfrontend1 ([10.202.2.162]) by compute2.internal (MEProxy); Fri, 04 Mar 2022 01:24:52 -0500 Received: by mail.messagingengine.com (Postfix) with ESMTPA; Fri, 4 Mar 2022 01:24:49 -0500 (EST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=irrelevant.dk; h=cc:cc:content-transfer-encoding:date:date:from:from :in-reply-to:in-reply-to:message-id:mime-version:references :reply-to:sender:subject:subject:to:to; s=fm2; bh=6jQMn5vjkzbK22 ZNGwwziED82xhmn61hEzAmt3+NbxI=; b=qyqcFsCVs9umQnvzDPuvN/cz9A2YBA FT+08UAa2EL0jxIp+oHFGawnzq1CkwFLaOY9NmfM3ghzIrwbuYDPjZhMo7Ai8bgc t+CZNl07oPFH0nyM19ymzcu59wIEG3i2QZo0gc5o4NEdiOZioulLTzzG5EW37xjX GL6uHLLwgodY/gCyMDGEGPOnpDjPNfrewjKRADbogZVccIdhlOO1FfsMN8fRQiKk K4qaozFYkutehbD57uza5GtnTDpqnTTGeTwiEwyrXWvpO3Sf+d4ea0+umDqEDbw3 nIA0HbuoUqYUVe6UD7w9O/IJ9Bhq8CHNCgCy24CMPdQVC4zBAkuPxQXg== DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d= messagingengine.com; h=cc:cc:content-transfer-encoding:date:date :from:from:in-reply-to:in-reply-to:message-id:mime-version :references:reply-to:sender:subject:subject:to:to:x-me-proxy :x-me-proxy:x-me-sender:x-me-sender:x-sasl-enc; s=fm2; bh=6jQMn5 vjkzbK22ZNGwwziED82xhmn61hEzAmt3+NbxI=; b=bg9zXBMT/DCc6IPNHk9ql2 1IXdHjqiSNWlqrO5BnJbhw6ZuYkFbJsLZ+5yfRAU7bxSFYNncHHM6bnbMU66ZCfO mppVyzYvTKVM7pJGQhXnZ/XlYT9AdadH+dLtnFaLKJlz5AEjtfV7E3dshOnb36hM yglxPmffGMWHiZXqf5W7j+TL8oJU2nF80W96veCZbFsH1UzRWs2Fq4RDcT03U3nL u6fCRZjVNxRkExylG7zrMxRQwIZKwjUZgyz+VBe0uorUdkbP1Fx4uMjpluTsP5HT E8vM0tn9YSIti2MKGQuvhDGPiuagKzGp6jk9lowfKdlbu6CkDNEXFttxEkcHVFGQ == X-ME-Sender: X-ME-Received: X-ME-Proxy-Cause: gggruggvucftvghtrhhoucdtuddrgedvvddruddtjedgleehucetufdoteggodetrfdotf fvucfrrhhofhhilhgvmecuhfgrshhtofgrihhlpdfqfgfvpdfurfetoffkrfgpnffqhgen uceurghilhhouhhtmecufedttdenucesvcftvggtihhpihgvnhhtshculddquddttddmne cujfgurhephffvufffkffojghfggfgsedtkeertdertddtnecuhfhrohhmpefmlhgruhhs ucflvghnshgvnhcuoehithhssehirhhrvghlvghvrghnthdrughkqeenucggtffrrghtth gvrhhnpeeuleetgeeiuefhgfekfefgveejiefgteekiedtgfdtieefhfdthfefueffvefg keenucevlhhushhtvghrufhiiigvpedtnecurfgrrhgrmhepmhgrihhlfhhrohhmpehith hssehirhhrvghlvghvrghnthdrughk X-ME-Proxy: From: Klaus Jensen To: qemu-devel@nongnu.org, Peter Maydell Subject: [PULL 2/6] hw/nvme: add host behavior support feature Date: Fri, 4 Mar 2022 07:24:39 +0100 Message-Id: <20220304062443.352515-3-its@irrelevant.dk> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220304062443.352515-1-its@irrelevant.dk> References: <20220304062443.352515-1-its@irrelevant.dk> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=66.111.4.230; envelope-from=its@irrelevant.dk; helo=new4-smtp.messagingengine.com X-Spam_score_int: -27 X-Spam_score: -2.8 X-Spam_bar: -- X-Spam_report: (-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_LOW=-0.7, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Kevin Wolf , Fam Zheng , qemu-block@nongnu.org, Klaus Jensen , Naveen Nagar , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Klaus Jensen , Hanna Reitz , Stefan Hajnoczi , Keith Busch Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZM-MESSAGEID: 1646375915588100001 Content-Type: text/plain; charset="utf-8" From: Naveen Nagar Add support for getting and setting the Host Behavior Support feature. Reviewed-by: Keith Busch Signed-off-by: Naveen Nagar Signed-off-by: Klaus Jensen --- hw/nvme/ctrl.c | 8 ++++++++ hw/nvme/nvme.h | 4 +++- include/block/nvme.h | 9 +++++++++ 3 files changed, 20 insertions(+), 1 deletion(-) diff --git a/hw/nvme/ctrl.c b/hw/nvme/ctrl.c index d08af3bdc1a2..71c60482c75f 100644 --- a/hw/nvme/ctrl.c +++ b/hw/nvme/ctrl.c @@ -196,6 +196,7 @@ static const bool nvme_feature_support[NVME_FID_MAX] = =3D { [NVME_WRITE_ATOMICITY] =3D true, [NVME_ASYNCHRONOUS_EVENT_CONF] =3D true, [NVME_TIMESTAMP] =3D true, + [NVME_HOST_BEHAVIOR_SUPPORT] =3D true, [NVME_COMMAND_SET_PROFILE] =3D true, }; =20 @@ -206,6 +207,7 @@ static const uint32_t nvme_feature_cap[NVME_FID_MAX] = =3D { [NVME_NUMBER_OF_QUEUES] =3D NVME_FEAT_CAP_CHANGE, [NVME_ASYNCHRONOUS_EVENT_CONF] =3D NVME_FEAT_CAP_CHANGE, [NVME_TIMESTAMP] =3D NVME_FEAT_CAP_CHANGE, + [NVME_HOST_BEHAVIOR_SUPPORT] =3D NVME_FEAT_CAP_CHANGE, [NVME_COMMAND_SET_PROFILE] =3D NVME_FEAT_CAP_CHANGE, }; =20 @@ -5091,6 +5093,9 @@ static uint16_t nvme_get_feature(NvmeCtrl *n, NvmeReq= uest *req) goto out; case NVME_TIMESTAMP: return nvme_get_feature_timestamp(n, req); + case NVME_HOST_BEHAVIOR_SUPPORT: + return nvme_c2h(n, (uint8_t *)&n->features.hbs, + sizeof(n->features.hbs), req); default: break; } @@ -5281,6 +5286,9 @@ static uint16_t nvme_set_feature(NvmeCtrl *n, NvmeReq= uest *req) break; case NVME_TIMESTAMP: return nvme_set_feature_timestamp(n, req); + case NVME_HOST_BEHAVIOR_SUPPORT: + return nvme_h2c(n, (uint8_t *)&n->features.hbs, + sizeof(n->features.hbs), req); case NVME_COMMAND_SET_PROFILE: if (dw11 & 0x1ff) { trace_pci_nvme_err_invalid_iocsci(dw11 & 0x1ff); diff --git a/hw/nvme/nvme.h b/hw/nvme/nvme.h index 801176a2bd5e..103407038e74 100644 --- a/hw/nvme/nvme.h +++ b/hw/nvme/nvme.h @@ -468,7 +468,9 @@ typedef struct NvmeCtrl { uint16_t temp_thresh_hi; uint16_t temp_thresh_low; }; - uint32_t async_config; + + uint32_t async_config; + NvmeHostBehaviorSupport hbs; } features; } NvmeCtrl; =20 diff --git a/include/block/nvme.h b/include/block/nvme.h index cd068ac89142..e527c728f975 100644 --- a/include/block/nvme.h +++ b/include/block/nvme.h @@ -1216,6 +1216,7 @@ enum NvmeFeatureIds { NVME_WRITE_ATOMICITY =3D 0xa, NVME_ASYNCHRONOUS_EVENT_CONF =3D 0xb, NVME_TIMESTAMP =3D 0xe, + NVME_HOST_BEHAVIOR_SUPPORT =3D 0x16, NVME_COMMAND_SET_PROFILE =3D 0x19, NVME_SOFTWARE_PROGRESS_MARKER =3D 0x80, NVME_FID_MAX =3D 0x100, @@ -1257,6 +1258,13 @@ typedef struct QEMU_PACKED NvmeRangeType { uint8_t rsvd48[16]; } NvmeRangeType; =20 +typedef struct NvmeHostBehaviorSupport { + uint8_t acre; + uint8_t etdas; + uint8_t lbafee; + uint8_t rsvd3[509]; +} NvmeHostBehaviorSupport; + typedef struct QEMU_PACKED NvmeLBAF { uint16_t ms; uint8_t ds; @@ -1520,6 +1528,7 @@ static inline void _nvme_check_size(void) QEMU_BUILD_BUG_ON(sizeof(NvmeDsmCmd) !=3D 64); QEMU_BUILD_BUG_ON(sizeof(NvmeCopyCmd) !=3D 64); QEMU_BUILD_BUG_ON(sizeof(NvmeRangeType) !=3D 64); + QEMU_BUILD_BUG_ON(sizeof(NvmeHostBehaviorSupport) !=3D 512); QEMU_BUILD_BUG_ON(sizeof(NvmeErrorLog) !=3D 64); QEMU_BUILD_BUG_ON(sizeof(NvmeFwSlotInfoLog) !=3D 512); QEMU_BUILD_BUG_ON(sizeof(NvmeSmartLog) !=3D 512); --=20 2.35.1 From nobody Tue May 14 02:01:29 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1646375448422949.2391434858622; Thu, 3 Mar 2022 22:30:48 -0800 (PST) Received: from localhost ([::1]:38334 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nQ1Sh-00022Y-D2 for importer@patchew.org; Fri, 04 Mar 2022 01:30:47 -0500 Received: from eggs.gnu.org ([209.51.188.92]:49916) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1N6-0005hC-Rl; Fri, 04 Mar 2022 01:25:01 -0500 Received: from new4-smtp.messagingengine.com ([66.111.4.230]:56403) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1N2-0002RF-4w; Fri, 04 Mar 2022 01:24:59 -0500 Received: from compute5.internal (compute5.nyi.internal [10.202.2.45]) by mailnew.nyi.internal (Postfix) with ESMTP id 2225458062C; Fri, 4 Mar 2022 01:24:54 -0500 (EST) Received: from mailfrontend1 ([10.202.2.162]) by compute5.internal (MEProxy); Fri, 04 Mar 2022 01:24:54 -0500 Received: by mail.messagingengine.com (Postfix) with ESMTPA; Fri, 4 Mar 2022 01:24:52 -0500 (EST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=irrelevant.dk; h=cc:cc:content-transfer-encoding:date:date:from:from :in-reply-to:in-reply-to:message-id:mime-version:references :reply-to:sender:subject:subject:to:to; s=fm2; bh=eD3Z//acc0TvIT txQb1V0sCgfRK79UyKYNr/ltUVJfY=; b=LFU5Ax14jql+I5fRKdfgsMxpPZJXC7 vKxRg2qKlRU9F5zN2gYx4Hy9SxlFx/8FCqiDZrkEp4rd2+K9xfAqQomO1I50+Rwh wyvWzhdErCCMaxHaORQumPgnREAyuiIT2MS5de8Qmpr5dSwxO1vACNYsyZE4a+pZ +ppY7NLjb0N38b5pGsFPB8dpati26GP+gRaieRV7arfAtlYP01k7TESYnpfhhSlj AAgiDTKXu4ksUJkHzwfo+CwMOzyjlY3jbeE+EaxXU5NgUS2TbMpAnN9pvKpKjk7S YDVvnaKNYEO5HYvkJHbjFJZhiQ+WOnoGvJCkhvWduablt5titMpSlPPQ== DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d= messagingengine.com; h=cc:cc:content-transfer-encoding:date:date :from:from:in-reply-to:in-reply-to:message-id:mime-version :references:reply-to:sender:subject:subject:to:to:x-me-proxy :x-me-proxy:x-me-sender:x-me-sender:x-sasl-enc; s=fm2; bh=eD3Z// acc0TvITtxQb1V0sCgfRK79UyKYNr/ltUVJfY=; b=TL4OSCqr9NK73Zc2TgHqIR z5bNAZ2ztJlbglA3lSef4Sthp7VWsLeawABT3Lr3T7wOlsUTCDDIzmERgeRci4L3 dk1ArICeRp3w2Lv/TDq7aapdv4mLXaOfgVyagUAcGI43na5dkWFMvhFzlmv2I9R1 RBYBxd4Nb+5k4B7qOiDSzVIY5et2yDTCmm+H0xj6RhH9yVLmtdSAroVZrPRUPrXN hzGtERYeS4w2Z33QQLc3gcv67XA+K4lWRNcf0gtItqvKLzph9GNldZe74x59Xlfc ZEZ+QyR4TZfzAAA7zXyepfrvEd/ciT95Vy9GrsTbVHrPDQ+Pez4eSWEY45jcMe/Q == X-ME-Sender: X-ME-Received: X-ME-Proxy-Cause: gggruggvucftvghtrhhoucdtuddrgedvvddruddtjedgleehucetufdoteggodetrfdotf fvucfrrhhofhhilhgvmecuhfgrshhtofgrihhlpdfqfgfvpdfurfetoffkrfgpnffqhgen uceurghilhhouhhtmecufedttdenucesvcftvggtihhpihgvnhhtshculddquddttddmne cujfgurhephffvufffkffojghfggfgsedtkeertdertddtnecuhfhrohhmpefmlhgruhhs ucflvghnshgvnhcuoehithhssehirhhrvghlvghvrghnthdrughkqeenucggtffrrghtth gvrhhnpeeuleetgeeiuefhgfekfefgveejiefgteekiedtgfdtieefhfdthfefueffvefg keenucevlhhushhtvghrufhiiigvpedtnecurfgrrhgrmhepmhgrihhlfhhrohhmpehith hssehirhhrvghlvghvrghnthdrughk X-ME-Proxy: From: Klaus Jensen To: qemu-devel@nongnu.org, Peter Maydell Subject: [PULL 3/6] hw/nvme: move format parameter parsing Date: Fri, 4 Mar 2022 07:24:40 +0100 Message-Id: <20220304062443.352515-4-its@irrelevant.dk> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220304062443.352515-1-its@irrelevant.dk> References: <20220304062443.352515-1-its@irrelevant.dk> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=66.111.4.230; envelope-from=its@irrelevant.dk; helo=new4-smtp.messagingengine.com X-Spam_score_int: -27 X-Spam_score: -2.8 X-Spam_bar: -- X-Spam_report: (-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_LOW=-0.7, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Kevin Wolf , Fam Zheng , qemu-block@nongnu.org, Klaus Jensen , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Klaus Jensen , Hanna Reitz , Stefan Hajnoczi , Keith Busch Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZM-MESSAGEID: 1646375450108100001 Content-Type: text/plain; charset="utf-8" From: Klaus Jensen There is no need to extract the format command parameters for each namespace. Move it to the entry point. Reviewed-by: Keith Busch Signed-off-by: Klaus Jensen --- hw/nvme/ctrl.c | 31 ++++++++++++++++++------------- 1 file changed, 18 insertions(+), 13 deletions(-) diff --git a/hw/nvme/ctrl.c b/hw/nvme/ctrl.c index 71c60482c75f..d8701ebf2fa8 100644 --- a/hw/nvme/ctrl.c +++ b/hw/nvme/ctrl.c @@ -5452,6 +5452,11 @@ typedef struct NvmeFormatAIOCB { uint32_t nsid; bool broadcast; int64_t offset; + + uint8_t lbaf; + uint8_t mset; + uint8_t pi; + uint8_t pil; } NvmeFormatAIOCB; =20 static void nvme_format_bh(void *opaque); @@ -5471,14 +5476,9 @@ static const AIOCBInfo nvme_format_aiocb_info =3D { .get_aio_context =3D nvme_get_aio_context, }; =20 -static void nvme_format_set(NvmeNamespace *ns, NvmeCmd *cmd) +static void nvme_format_set(NvmeNamespace *ns, uint8_t lbaf, uint8_t mset, + uint8_t pi, uint8_t pil) { - uint32_t dw10 =3D le32_to_cpu(cmd->cdw10); - uint8_t lbaf =3D dw10 & 0xf; - uint8_t pi =3D (dw10 >> 5) & 0x7; - uint8_t mset =3D (dw10 >> 4) & 0x1; - uint8_t pil =3D (dw10 >> 8) & 0x1; - trace_pci_nvme_format_set(ns->params.nsid, lbaf, mset, pi, pil); =20 ns->id_ns.dps =3D (pil << 3) | pi; @@ -5490,7 +5490,6 @@ static void nvme_format_set(NvmeNamespace *ns, NvmeCm= d *cmd) static void nvme_format_ns_cb(void *opaque, int ret) { NvmeFormatAIOCB *iocb =3D opaque; - NvmeRequest *req =3D iocb->req; NvmeNamespace *ns =3D iocb->ns; int bytes; =20 @@ -5512,7 +5511,7 @@ static void nvme_format_ns_cb(void *opaque, int ret) return; } =20 - nvme_format_set(ns, &req->cmd); + nvme_format_set(ns, iocb->lbaf, iocb->mset, iocb->pi, iocb->pil); ns->status =3D 0x0; iocb->ns =3D NULL; iocb->offset =3D 0; @@ -5548,9 +5547,6 @@ static void nvme_format_bh(void *opaque) NvmeFormatAIOCB *iocb =3D opaque; NvmeRequest *req =3D iocb->req; NvmeCtrl *n =3D nvme_ctrl(req); - uint32_t dw10 =3D le32_to_cpu(req->cmd.cdw10); - uint8_t lbaf =3D dw10 & 0xf; - uint8_t pi =3D (dw10 >> 5) & 0x7; uint16_t status; int i; =20 @@ -5572,7 +5568,7 @@ static void nvme_format_bh(void *opaque) goto done; } =20 - status =3D nvme_format_check(iocb->ns, lbaf, pi); + status =3D nvme_format_check(iocb->ns, iocb->lbaf, iocb->pi); if (status) { req->status =3D status; goto done; @@ -5595,6 +5591,11 @@ static uint16_t nvme_format(NvmeCtrl *n, NvmeRequest= *req) { NvmeFormatAIOCB *iocb; uint32_t nsid =3D le32_to_cpu(req->cmd.nsid); + uint32_t dw10 =3D le32_to_cpu(req->cmd.cdw10); + uint8_t lbaf =3D dw10 & 0xf; + uint8_t mset =3D (dw10 >> 4) & 0x1; + uint8_t pi =3D (dw10 >> 5) & 0x7; + uint8_t pil =3D (dw10 >> 8) & 0x1; uint16_t status; =20 iocb =3D qemu_aio_get(&nvme_format_aiocb_info, NULL, nvme_misc_cb, req= ); @@ -5604,6 +5605,10 @@ static uint16_t nvme_format(NvmeCtrl *n, NvmeRequest= *req) iocb->ret =3D 0; iocb->ns =3D NULL; iocb->nsid =3D 0; + iocb->lbaf =3D lbaf; + iocb->mset =3D mset; + iocb->pi =3D pi; + iocb->pil =3D pil; iocb->broadcast =3D (nsid =3D=3D NVME_NSID_BROADCAST); iocb->offset =3D 0; =20 --=20 2.35.1 From nobody Tue May 14 02:01:29 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 164637610117990.76420826391654; Thu, 3 Mar 2022 22:41:41 -0800 (PST) Received: from localhost ([::1]:47356 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nQ1dC-0000Di-Nq for importer@patchew.org; Fri, 04 Mar 2022 01:41:39 -0500 Received: from eggs.gnu.org ([209.51.188.92]:49972) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1N9-0005iO-0W; Fri, 04 Mar 2022 01:25:03 -0500 Received: from new4-smtp.messagingengine.com ([66.111.4.230]:51453) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1N5-0002Rl-Sf; Fri, 04 Mar 2022 01:25:02 -0500 Received: from compute2.internal (compute2.nyi.internal [10.202.2.46]) by mailnew.nyi.internal (Postfix) with ESMTP id 304C3580633; Fri, 4 Mar 2022 01:24:56 -0500 (EST) Received: from mailfrontend1 ([10.202.2.162]) by compute2.internal (MEProxy); Fri, 04 Mar 2022 01:24:56 -0500 Received: by mail.messagingengine.com (Postfix) with ESMTPA; Fri, 4 Mar 2022 01:24:54 -0500 (EST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=irrelevant.dk; h=cc:cc:content-transfer-encoding:date:date:from:from :in-reply-to:in-reply-to:message-id:mime-version:references :reply-to:sender:subject:subject:to:to; s=fm2; bh=Z0QWJwNS5ZWhQU PIirNMqWo9lXGmxqK9bvL0Ou+0CIM=; b=pZyVkblYvvinBroa8rQtp1mx11MYe9 PdT1elKN4e424Ofa94RKTjZFW3q7/nc8us4CfvQHxeHpkrIW88+It5May/s4R1yr Q+svCLlY+h2Gz1s3RSiV/1Bz9lT3eNux0vDbHJoAxomzHG8js7mc9mWyWkVONlMA F5ShTMn08Zs6+HDXeX9D5XfR4BdG5+WzgzV8xY1PE4gcw8WtseLfmqdqPuW2Dbk8 BFXCdO8R+iFanJlLgwZBc7zMozXH3tfu/IqsygoHtymrkZk/Rvg3gMkxDoCyFpdl QO5maz8wjNjcw3aPmScjHW0leSOLtpKkbMAt8l+saW1W9HnvZSVdQaUg== DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d= messagingengine.com; h=cc:cc:content-transfer-encoding:date:date :from:from:in-reply-to:in-reply-to:message-id:mime-version :references:reply-to:sender:subject:subject:to:to:x-me-proxy :x-me-proxy:x-me-sender:x-me-sender:x-sasl-enc; s=fm2; bh=Z0QWJw NS5ZWhQUPIirNMqWo9lXGmxqK9bvL0Ou+0CIM=; b=dZO9zhaunD3IsUYG5OgrxT pLE+R5yZh5KUrm8FIWxMKx/oGW9XuK1RDPAeFsv7n7jCdHhhs0cknDsAs1zqVCOF BGIcNm3RqL0dYDPhVDXJetrjg8rYIii3A+6BtkmeRTQ75aOpUlAnaAvhXrXBke9G kfViQqjj6hX8L2Ualvr2CJSeNdWIw0FVt8EehtcIJ+yDLwxUJAFbUNQRgc5UR95x fvsw4wWGsn39h9PZsBAuTSU8fTdcA/ZIUgLAhmJNYm0NqaLlU3nWqPmIDr10gHlM e3+2hVcBI5APp6ocE0w9s3OKGS31BdlDFL5ogcf6BDpiDIXDlK2GukSKwZ3XVA5g == X-ME-Sender: X-ME-Received: X-ME-Proxy-Cause: gggruggvucftvghtrhhoucdtuddrgedvvddruddtjedgleehucetufdoteggodetrfdotf fvucfrrhhofhhilhgvmecuhfgrshhtofgrihhlpdfqfgfvpdfurfetoffkrfgpnffqhgen uceurghilhhouhhtmecufedttdenucesvcftvggtihhpihgvnhhtshculddquddttddmne cujfgurhephffvufffkffojghfggfgsedtkeertdertddtnecuhfhrohhmpefmlhgruhhs ucflvghnshgvnhcuoehithhssehirhhrvghlvghvrghnthdrughkqeenucggtffrrghtth gvrhhnpeeuleetgeeiuefhgfekfefgveejiefgteekiedtgfdtieefhfdthfefueffvefg keenucevlhhushhtvghrufhiiigvpedunecurfgrrhgrmhepmhgrihhlfhhrohhmpehith hssehirhhrvghlvghvrghnthdrughk X-ME-Proxy: From: Klaus Jensen To: qemu-devel@nongnu.org, Peter Maydell Subject: [PULL 4/6] hw/nvme: add support for the lbafee hbs feature Date: Fri, 4 Mar 2022 07:24:41 +0100 Message-Id: <20220304062443.352515-5-its@irrelevant.dk> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220304062443.352515-1-its@irrelevant.dk> References: <20220304062443.352515-1-its@irrelevant.dk> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=66.111.4.230; envelope-from=its@irrelevant.dk; helo=new4-smtp.messagingengine.com X-Spam_score_int: -27 X-Spam_score: -2.8 X-Spam_bar: -- X-Spam_report: (-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_LOW=-0.7, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Kevin Wolf , Fam Zheng , qemu-block@nongnu.org, Klaus Jensen , Naveen Nagar , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Klaus Jensen , Hanna Reitz , Stefan Hajnoczi , Keith Busch Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZM-MESSAGEID: 1646376103455100001 Content-Type: text/plain; charset="utf-8" From: Naveen Nagar Add support for up to 64 LBA formats through the LBAFEE field of the Host Behavior Support feature. Reviewed-by: Keith Busch Signed-off-by: Naveen Nagar Signed-off-by: Klaus Jensen --- hw/nvme/ctrl.c | 34 +++++++++++++++++++++++++++++++--- hw/nvme/ns.c | 15 +++++++++------ hw/nvme/nvme.h | 1 + include/block/nvme.h | 7 +++++-- 4 files changed, 46 insertions(+), 11 deletions(-) diff --git a/hw/nvme/ctrl.c b/hw/nvme/ctrl.c index d8701ebf2fa8..52ab3450b975 100644 --- a/hw/nvme/ctrl.c +++ b/hw/nvme/ctrl.c @@ -5165,6 +5165,7 @@ static uint16_t nvme_set_feature(NvmeCtrl *n, NvmeReq= uest *req) uint32_t nsid =3D le32_to_cpu(cmd->nsid); uint8_t fid =3D NVME_GETSETFEAT_FID(dw10); uint8_t save =3D NVME_SETFEAT_SAVE(dw10); + uint16_t status; int i; =20 trace_pci_nvme_setfeat(nvme_cid(req), nsid, fid, save, dw11); @@ -5287,8 +5288,26 @@ static uint16_t nvme_set_feature(NvmeCtrl *n, NvmeRe= quest *req) case NVME_TIMESTAMP: return nvme_set_feature_timestamp(n, req); case NVME_HOST_BEHAVIOR_SUPPORT: - return nvme_h2c(n, (uint8_t *)&n->features.hbs, - sizeof(n->features.hbs), req); + status =3D nvme_h2c(n, (uint8_t *)&n->features.hbs, + sizeof(n->features.hbs), req); + if (status) { + return status; + } + + for (i =3D 1; i <=3D NVME_MAX_NAMESPACES; i++) { + ns =3D nvme_ns(n, i); + + if (!ns) { + continue; + } + + ns->id_ns.nlbaf =3D ns->nlbaf - 1; + if (!n->features.hbs.lbafee) { + ns->id_ns.nlbaf =3D MIN(ns->id_ns.nlbaf, 15); + } + } + + return status; case NVME_COMMAND_SET_PROFILE: if (dw11 & 0x1ff) { trace_pci_nvme_err_invalid_iocsci(dw11 & 0x1ff); @@ -5479,10 +5498,13 @@ static const AIOCBInfo nvme_format_aiocb_info =3D { static void nvme_format_set(NvmeNamespace *ns, uint8_t lbaf, uint8_t mset, uint8_t pi, uint8_t pil) { + uint8_t lbafl =3D lbaf & 0xf; + uint8_t lbafu =3D lbaf >> 4; + trace_pci_nvme_format_set(ns->params.nsid, lbaf, mset, pi, pil); =20 ns->id_ns.dps =3D (pil << 3) | pi; - ns->id_ns.flbas =3D lbaf | (mset << 4); + ns->id_ns.flbas =3D (lbafu << 5) | (mset << 4) | lbafl; =20 nvme_ns_init_format(ns); } @@ -5596,6 +5618,7 @@ static uint16_t nvme_format(NvmeCtrl *n, NvmeRequest = *req) uint8_t mset =3D (dw10 >> 4) & 0x1; uint8_t pi =3D (dw10 >> 5) & 0x7; uint8_t pil =3D (dw10 >> 8) & 0x1; + uint8_t lbafu =3D (dw10 >> 12) & 0x3; uint16_t status; =20 iocb =3D qemu_aio_get(&nvme_format_aiocb_info, NULL, nvme_misc_cb, req= ); @@ -5612,6 +5635,10 @@ static uint16_t nvme_format(NvmeCtrl *n, NvmeRequest= *req) iocb->broadcast =3D (nsid =3D=3D NVME_NSID_BROADCAST); iocb->offset =3D 0; =20 + if (n->features.hbs.lbafee) { + iocb->lbaf |=3D lbafu << 4; + } + if (!iocb->broadcast) { if (!nvme_nsid_valid(n, nsid)) { status =3D NVME_INVALID_NSID | NVME_DNR; @@ -6587,6 +6614,7 @@ static void nvme_init_ctrl(NvmeCtrl *n, PCIDevice *pc= i_dev) id->cntlid =3D cpu_to_le16(n->cntlid); =20 id->oaes =3D cpu_to_le32(NVME_OAES_NS_ATTR); + id->ctratt |=3D cpu_to_le32(NVME_CTRATT_ELBAS); =20 id->rab =3D 6; =20 diff --git a/hw/nvme/ns.c b/hw/nvme/ns.c index ee673f1a5bef..8dfb55130beb 100644 --- a/hw/nvme/ns.c +++ b/hw/nvme/ns.c @@ -112,10 +112,11 @@ static int nvme_ns_init(NvmeNamespace *ns, Error **er= rp) [7] =3D { .ds =3D 12, .ms =3D 64 }, }; =20 + ns->nlbaf =3D 8; + memcpy(&id_ns->lbaf, &lbaf, sizeof(lbaf)); - id_ns->nlbaf =3D 7; =20 - for (i =3D 0; i <=3D id_ns->nlbaf; i++) { + for (i =3D 0; i < ns->nlbaf; i++) { NvmeLBAF *lbaf =3D &id_ns->lbaf[i]; if (lbaf->ds =3D=3D ds) { if (lbaf->ms =3D=3D ms) { @@ -126,12 +127,14 @@ static int nvme_ns_init(NvmeNamespace *ns, Error **er= rp) } =20 /* add non-standard lba format */ - id_ns->nlbaf++; - id_ns->lbaf[id_ns->nlbaf].ds =3D ds; - id_ns->lbaf[id_ns->nlbaf].ms =3D ms; - id_ns->flbas |=3D id_ns->nlbaf; + id_ns->lbaf[ns->nlbaf].ds =3D ds; + id_ns->lbaf[ns->nlbaf].ms =3D ms; + ns->nlbaf++; + + id_ns->flbas |=3D i; =20 lbaf_found: + id_ns->nlbaf =3D ns->nlbaf - 1; nvme_ns_init_format(ns); =20 return 0; diff --git a/hw/nvme/nvme.h b/hw/nvme/nvme.h index 103407038e74..e715c3255a29 100644 --- a/hw/nvme/nvme.h +++ b/hw/nvme/nvme.h @@ -128,6 +128,7 @@ typedef struct NvmeNamespace { int64_t moff; NvmeIdNs id_ns; NvmeLBAF lbaf; + unsigned int nlbaf; size_t lbasz; const uint32_t *iocs; uint8_t csi; diff --git a/include/block/nvme.h b/include/block/nvme.h index e527c728f975..37afc9be9b18 100644 --- a/include/block/nvme.h +++ b/include/block/nvme.h @@ -1111,6 +1111,10 @@ enum NvmeIdCtrlOaes { NVME_OAES_NS_ATTR =3D 1 << 8, }; =20 +enum NvmeIdCtrlCtratt { + NVME_CTRATT_ELBAS =3D 1 << 15, +}; + enum NvmeIdCtrlOacs { NVME_OACS_SECURITY =3D 1 << 0, NVME_OACS_FORMAT =3D 1 << 1, @@ -1312,8 +1316,7 @@ typedef struct QEMU_PACKED NvmeIdNs { uint8_t rsvd81[23]; uint8_t nguid[16]; uint64_t eui64; - NvmeLBAF lbaf[16]; - uint8_t rsvd192[192]; + NvmeLBAF lbaf[64]; uint8_t vs[3712]; } NvmeIdNs; =20 --=20 2.35.1 From nobody Tue May 14 02:01:29 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1646375661183878.7096752947857; Thu, 3 Mar 2022 22:34:21 -0800 (PST) Received: from localhost ([::1]:42458 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nQ1W7-0004zN-Sb for importer@patchew.org; Fri, 04 Mar 2022 01:34:20 -0500 Received: from eggs.gnu.org ([209.51.188.92]:49980) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1NA-0005jS-4V; Fri, 04 Mar 2022 01:25:05 -0500 Received: from new4-smtp.messagingengine.com ([66.111.4.230]:45037) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1N7-0002Rw-JB; Fri, 04 Mar 2022 01:25:03 -0500 Received: from compute4.internal (compute4.nyi.internal [10.202.2.44]) by mailnew.nyi.internal (Postfix) with ESMTP id 1EA35580631; Fri, 4 Mar 2022 01:24:58 -0500 (EST) Received: from mailfrontend1 ([10.202.2.162]) by compute4.internal (MEProxy); Fri, 04 Mar 2022 01:24:58 -0500 Received: by mail.messagingengine.com (Postfix) with ESMTPA; Fri, 4 Mar 2022 01:24:56 -0500 (EST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=irrelevant.dk; h=cc:cc:content-transfer-encoding:date:date:from:from :in-reply-to:in-reply-to:message-id:mime-version:references :reply-to:sender:subject:subject:to:to; s=fm2; bh=4AA32y54uNZchm WjOECMzjCyl+oCGXhFvOR088gMWEQ=; b=Aww5PCuCY3eqBBX1GpwoHy1vbP3Gn5 CJGPclhrixvaPvr7z5InisV+rKOG8iA03LrkWip747hd4HTp0Z5f1XpR4pvrjlKz pWoenIfBpgm57BEswFHjYFI0JKR5jtAh+E8D4l622cssabaJ9Oh0t1ex62y+3KsT 5EG/tf9NQzX8z67O7iua90efOpBZzc1rfEF7j7OHnoJdEUvZY+/fJQqQhYiZc9uS DgEi+XCgpcnH/nSazsCaIDiC3Umt0a/gaTdrg+0Hr0BszKEIJwePAg2/iZr/khQN kR+ABB9G/di0o/7ym9ebK4BGOdfH5K7xCzTdfHbYU5Jrgphf23AL9h4w== DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d= messagingengine.com; h=cc:cc:content-transfer-encoding:date:date :from:from:in-reply-to:in-reply-to:message-id:mime-version :references:reply-to:sender:subject:subject:to:to:x-me-proxy :x-me-proxy:x-me-sender:x-me-sender:x-sasl-enc; s=fm2; bh=4AA32y 54uNZchmWjOECMzjCyl+oCGXhFvOR088gMWEQ=; b=VQgUpQIKtrq/WVrL7xZD8X rGaazM7ps0r6WesispIi3fyexKt0VpIzwF/HKmgx/iwXOYckKgYuAsnJ8zodQWOL 2LcvwYx2WLTbe0VeT8KMtx2JwU4tUf0JNBwbZ3NpFvRG2JSbukmlIF+/DeerrwH9 SDyhsNeym53+DA1Qp1UzrhlPaJhRo0ru2GcfwQTo8GdLcsMabACqkygUQUFJyLsZ jkawkfhSEvMEId/yMCgUXLDLhY0NdFjxYcBf/zyKwyNquHSZLzBMi+951mMDnL6s fCzPP+YaJvdruBk6iNQseRag8wP7cO11NynlHjtml8fVRp/QbqFFHQUrIih2SHyg == X-ME-Sender: X-ME-Received: X-ME-Proxy-Cause: gggruggvucftvghtrhhoucdtuddrgedvvddruddtjedgleehucetufdoteggodetrfdotf fvucfrrhhofhhilhgvmecuhfgrshhtofgrihhlpdfqfgfvpdfurfetoffkrfgpnffqhgen uceurghilhhouhhtmecufedttdenucesvcftvggtihhpihgvnhhtshculddquddttddmne cujfgurhephffvufffkffojghfggfgsedtkeertdertddtnecuhfhrohhmpefmlhgruhhs ucflvghnshgvnhcuoehithhssehirhhrvghlvghvrghnthdrughkqeenucggtffrrghtth gvrhhnpeeuleetgeeiuefhgfekfefgveejiefgteekiedtgfdtieefhfdthfefueffvefg keenucevlhhushhtvghrufhiiigvpedtnecurfgrrhgrmhepmhgrihhlfhhrohhmpehith hssehirhhrvghlvghvrghnthdrughk X-ME-Proxy: From: Klaus Jensen To: qemu-devel@nongnu.org, Peter Maydell Subject: [PULL 5/6] hw/nvme: add pi tuple size helper Date: Fri, 4 Mar 2022 07:24:42 +0100 Message-Id: <20220304062443.352515-6-its@irrelevant.dk> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220304062443.352515-1-its@irrelevant.dk> References: <20220304062443.352515-1-its@irrelevant.dk> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=66.111.4.230; envelope-from=its@irrelevant.dk; helo=new4-smtp.messagingengine.com X-Spam_score_int: -27 X-Spam_score: -2.8 X-Spam_bar: -- X-Spam_report: (-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_LOW=-0.7, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Kevin Wolf , Fam Zheng , qemu-block@nongnu.org, Klaus Jensen , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Klaus Jensen , Hanna Reitz , Stefan Hajnoczi , Keith Busch Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZM-MESSAGEID: 1646375662674100001 Content-Type: text/plain; charset="utf-8" From: Klaus Jensen A subsequent patch will introduce a new tuple size; so add a helper and use that instead of sizeof() and magic numbers. Reviewed-by: Keith Busch Signed-off-by: Klaus Jensen --- hw/nvme/ctrl.c | 14 ++++++++------ hw/nvme/dif.c | 16 ++++++++-------- hw/nvme/dif.h | 5 +++++ 3 files changed, 21 insertions(+), 14 deletions(-) diff --git a/hw/nvme/ctrl.c b/hw/nvme/ctrl.c index 52ab3450b975..f1683960b87e 100644 --- a/hw/nvme/ctrl.c +++ b/hw/nvme/ctrl.c @@ -1068,7 +1068,8 @@ static uint16_t nvme_map_data(NvmeCtrl *n, uint32_t n= lb, NvmeRequest *req) size_t len =3D nvme_l2b(ns, nlb); uint16_t status; =20 - if (nvme_ns_ext(ns) && !(pi && pract && ns->lbaf.ms =3D=3D 8)) { + if (nvme_ns_ext(ns) && + !(pi && pract && ns->lbaf.ms =3D=3D nvme_pi_tuple_size(ns))) { NvmeSg sg; =20 len +=3D nvme_m2b(ns, nlb); @@ -1247,7 +1248,8 @@ uint16_t nvme_bounce_data(NvmeCtrl *n, void *ptr, uin= t32_t len, bool pi =3D !!NVME_ID_NS_DPS_TYPE(ns->id_ns.dps); bool pract =3D !!(le16_to_cpu(rw->control) & NVME_RW_PRINFO_PRACT); =20 - if (nvme_ns_ext(ns) && !(pi && pract && ns->lbaf.ms =3D=3D 8)) { + if (nvme_ns_ext(ns) && + !(pi && pract && ns->lbaf.ms =3D=3D nvme_pi_tuple_size(ns))) { return nvme_tx_interleaved(n, &req->sg, ptr, len, ns->lbasz, ns->lbaf.ms, 0, dir); } @@ -2184,7 +2186,7 @@ static void nvme_compare_mdata_cb(void *opaque, int r= et) * tuple. */ if (!(ns->id_ns.dps & NVME_ID_NS_DPS_FIRST_EIGHT)) { - pil =3D ns->lbaf.ms - sizeof(NvmeDifTuple); + pil =3D ns->lbaf.ms - nvme_pi_tuple_size(ns); } =20 for (bufp =3D buf; mbufp < end; bufp +=3D ns->lbaf.ms, mbufp +=3D = ns->lbaf.ms) { @@ -3167,7 +3169,7 @@ static uint16_t nvme_read(NvmeCtrl *n, NvmeRequest *r= eq) if (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps)) { bool pract =3D prinfo & NVME_PRINFO_PRACT; =20 - if (pract && ns->lbaf.ms =3D=3D 8) { + if (pract && ns->lbaf.ms =3D=3D nvme_pi_tuple_size(ns)) { mapped_size =3D data_size; } } @@ -3244,7 +3246,7 @@ static uint16_t nvme_do_write(NvmeCtrl *n, NvmeReques= t *req, bool append, if (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps)) { bool pract =3D prinfo & NVME_PRINFO_PRACT; =20 - if (pract && ns->lbaf.ms =3D=3D 8) { + if (pract && ns->lbaf.ms =3D=3D nvme_pi_tuple_size(ns)) { mapped_size -=3D nvme_m2b(ns, nlb); } } @@ -5553,7 +5555,7 @@ static uint16_t nvme_format_check(NvmeNamespace *ns, = uint8_t lbaf, uint8_t pi) return NVME_INVALID_FORMAT | NVME_DNR; } =20 - if (pi && (ns->id_ns.lbaf[lbaf].ms < sizeof(NvmeDifTuple))) { + if (pi && (ns->id_ns.lbaf[lbaf].ms < nvme_pi_tuple_size(ns))) { return NVME_INVALID_FORMAT | NVME_DNR; } =20 diff --git a/hw/nvme/dif.c b/hw/nvme/dif.c index cd0cea2b5ebd..891385f33f20 100644 --- a/hw/nvme/dif.c +++ b/hw/nvme/dif.c @@ -48,7 +48,7 @@ void nvme_dif_pract_generate_dif(NvmeNamespace *ns, uint8= _t *buf, size_t len, int16_t pil =3D 0; =20 if (!(ns->id_ns.dps & NVME_ID_NS_DPS_FIRST_EIGHT)) { - pil =3D ns->lbaf.ms - sizeof(NvmeDifTuple); + pil =3D ns->lbaf.ms - nvme_pi_tuple_size(ns); } =20 trace_pci_nvme_dif_pract_generate_dif(len, ns->lbasz, ns->lbasz + pil, @@ -145,7 +145,7 @@ uint16_t nvme_dif_check(NvmeNamespace *ns, uint8_t *buf= , size_t len, } =20 if (!(ns->id_ns.dps & NVME_ID_NS_DPS_FIRST_EIGHT)) { - pil =3D ns->lbaf.ms - sizeof(NvmeDifTuple); + pil =3D ns->lbaf.ms - nvme_pi_tuple_size(ns); } =20 trace_pci_nvme_dif_check(prinfo, ns->lbasz + pil); @@ -184,7 +184,7 @@ uint16_t nvme_dif_mangle_mdata(NvmeNamespace *ns, uint8= _t *mbuf, size_t mlen, =20 =20 if (!(ns->id_ns.dps & NVME_ID_NS_DPS_FIRST_EIGHT)) { - pil =3D ns->lbaf.ms - sizeof(NvmeDifTuple); + pil =3D ns->lbaf.ms - nvme_pi_tuple_size(ns); } =20 do { @@ -210,7 +210,7 @@ uint16_t nvme_dif_mangle_mdata(NvmeNamespace *ns, uint8= _t *mbuf, size_t mlen, end =3D mbufp + mlen; =20 for (; mbufp < end; mbufp +=3D ns->lbaf.ms) { - memset(mbufp + pil, 0xff, sizeof(NvmeDifTuple)); + memset(mbufp + pil, 0xff, nvme_pi_tuple_size(ns)); } } =20 @@ -284,7 +284,7 @@ static void nvme_dif_rw_check_cb(void *opaque, int ret) goto out; } =20 - if (prinfo & NVME_PRINFO_PRACT && ns->lbaf.ms =3D=3D 8) { + if (prinfo & NVME_PRINFO_PRACT && ns->lbaf.ms =3D=3D nvme_pi_tuple_siz= e(ns)) { goto out; } =20 @@ -388,7 +388,7 @@ uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req) =20 if (pract) { uint8_t *mbuf, *end; - int16_t pil =3D ns->lbaf.ms - sizeof(NvmeDifTuple); + int16_t pil =3D ns->lbaf.ms - nvme_pi_tuple_size(ns); =20 status =3D nvme_check_prinfo(ns, prinfo, slba, reftag); if (status) { @@ -428,7 +428,7 @@ uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req) return NVME_NO_COMPLETE; } =20 - if (nvme_ns_ext(ns) && !(pract && ns->lbaf.ms =3D=3D 8)) { + if (nvme_ns_ext(ns) && !(pract && ns->lbaf.ms =3D=3D nvme_pi_tuple_siz= e(ns))) { mapped_len +=3D mlen; } =20 @@ -462,7 +462,7 @@ uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req) qemu_iovec_init(&ctx->mdata.iov, 1); qemu_iovec_add(&ctx->mdata.iov, ctx->mdata.bounce, mlen); =20 - if (!(pract && ns->lbaf.ms =3D=3D 8)) { + if (!(pract && ns->lbaf.ms =3D=3D nvme_pi_tuple_size(ns))) { status =3D nvme_bounce_mdata(n, ctx->mdata.bounce, ctx->mdata.iov.= size, NVME_TX_DIRECTION_TO_DEVICE, req); if (status) { diff --git a/hw/nvme/dif.h b/hw/nvme/dif.h index e36fea30e71e..ab6dbb09463e 100644 --- a/hw/nvme/dif.h +++ b/hw/nvme/dif.h @@ -37,6 +37,11 @@ static const uint16_t t10_dif_crc_table[256] =3D { 0xF0D8, 0x7B6F, 0x6C01, 0xE7B6, 0x42DD, 0xC96A, 0xDE04, 0x55B3 }; =20 +static inline size_t nvme_pi_tuple_size(NvmeNamespace *ns) +{ + return sizeof(NvmeDifTuple); +} + uint16_t nvme_check_prinfo(NvmeNamespace *ns, uint8_t prinfo, uint64_t slb= a, uint32_t reftag); uint16_t nvme_dif_mangle_mdata(NvmeNamespace *ns, uint8_t *mbuf, size_t ml= en, --=20 2.35.1 From nobody Tue May 14 02:01:29 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1646376511622613.8074249078425; Thu, 3 Mar 2022 22:48:31 -0800 (PST) Received: from localhost ([::1]:49712 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nQ1jp-000264-Kv for importer@patchew.org; Fri, 04 Mar 2022 01:48:29 -0500 Received: from eggs.gnu.org ([209.51.188.92]:50000) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1NC-0005lZ-KC; Fri, 04 Mar 2022 01:25:06 -0500 Received: from new4-smtp.messagingengine.com ([66.111.4.230]:39795) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nQ1N7-0002S6-V8; Fri, 04 Mar 2022 01:25:06 -0500 Received: from compute4.internal (compute4.nyi.internal [10.202.2.44]) by mailnew.nyi.internal (Postfix) with ESMTP id 4C3A0580632; Fri, 4 Mar 2022 01:25:00 -0500 (EST) Received: from mailfrontend1 ([10.202.2.162]) by compute4.internal (MEProxy); Fri, 04 Mar 2022 01:25:00 -0500 Received: by mail.messagingengine.com (Postfix) with ESMTPA; Fri, 4 Mar 2022 01:24:58 -0500 (EST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=irrelevant.dk; h=cc:cc:content-transfer-encoding:date:date:from:from :in-reply-to:in-reply-to:message-id:mime-version:references :reply-to:sender:subject:subject:to:to; s=fm2; bh=K0Hm0O9p+6vIwK T0GZMyPmaJzvVfa1rgCCbqmehTVJE=; b=TpiWV1gE/fhwCXBG9gWnbsJzATGDTv TlkyGC+VvoquBm1jJL4IoicO9MqFSGHuMafKIpLb51PX1Jio/1i0keHVz2NZrmUn Pti+DiwZMP1nGrDuL+/eDzLsDd7c4VrCwKaFADfxZP463A5gDChwT/+Ve1gOzUs7 4pPfAIEQKheh0Ni515p0XcDpU8qe2HBng33mXmTS+CSAjY66vI+6JLTAPPvt1aU9 sH373nr4lMCxGHIPDf4GM8uHdfV5dE5ke8x2W6UK1gW8v1uT8YmMZ330q+CvKARn PykXUhYIf/DH++tYTMbFNpTCgiqRJmlSnDTbJrbHEBDZcWn8RyegAvIA== DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d= messagingengine.com; h=cc:cc:content-transfer-encoding:date:date :from:from:in-reply-to:in-reply-to:message-id:mime-version :references:reply-to:sender:subject:subject:to:to:x-me-proxy :x-me-proxy:x-me-sender:x-me-sender:x-sasl-enc; s=fm2; bh=K0Hm0O 9p+6vIwKT0GZMyPmaJzvVfa1rgCCbqmehTVJE=; b=VU3A+y1haPQPTGg+hTWYdY YwumhG6MNbQvJFXAqfIZxyvEvebGrA7b51Xew50pNfAWeJosmaqvwp3NTmY79Mmm G+ARwqB9NV5mNYn80I60c9QdTA9wvghWa23fF+DWQmy8E/3q6p5XlOuj+oTukXDc UxKDFgddGeNRGFyN1etfZOuSH8IWG2Hpd+NsfiM5ibVG7bMTgN1g7V+MhgikmX0l tYs+aZ12Ra0pbU7pPmWT05JX80O1T1/KSPmFrAegBLJNgvmRoa3S3hCa463WxFQ3 uKk1a05YgcmrvAykjjeMJnZILb8R+PQTlkO8q9FiGxqN0gdEpDa4Fg+0Frt+O/Fw == X-ME-Sender: X-ME-Received: X-ME-Proxy-Cause: gggruggvucftvghtrhhoucdtuddrgedvvddruddtjedgleehucetufdoteggodetrfdotf fvucfrrhhofhhilhgvmecuhfgrshhtofgrihhlpdfqfgfvpdfurfetoffkrfgpnffqhgen uceurghilhhouhhtmecufedttdenucesvcftvggtihhpihgvnhhtshculddquddttddmne cujfgurhephffvufffkffojghfggfgsedtkeertdertddtnecuhfhrohhmpefmlhgruhhs ucflvghnshgvnhcuoehithhssehirhhrvghlvghvrghnthdrughkqeenucggtffrrghtth gvrhhnpefgvdetkeetudefffefkefhjeefueelveekudeiieeffeevfffhgeeujedvteef udenucffohhmrghinhepkhgvrhhnvghlrdhorhhgnecuvehluhhsthgvrhfuihiivgeptd enucfrrghrrghmpehmrghilhhfrhhomhepihhtshesihhrrhgvlhgvvhgrnhhtrdgukh X-ME-Proxy: From: Klaus Jensen To: qemu-devel@nongnu.org, Peter Maydell Subject: [PULL 6/6] hw/nvme: 64-bit pi support Date: Fri, 4 Mar 2022 07:24:43 +0100 Message-Id: <20220304062443.352515-7-its@irrelevant.dk> X-Mailer: git-send-email 2.35.1 In-Reply-To: <20220304062443.352515-1-its@irrelevant.dk> References: <20220304062443.352515-1-its@irrelevant.dk> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=66.111.4.230; envelope-from=its@irrelevant.dk; helo=new4-smtp.messagingengine.com X-Spam_score_int: -27 X-Spam_score: -2.8 X-Spam_bar: -- X-Spam_report: (-2.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_LOW=-0.7, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Kevin Wolf , Fam Zheng , qemu-block@nongnu.org, Klaus Jensen , Naveen Nagar , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Klaus Jensen , Hanna Reitz , Stefan Hajnoczi , Keith Busch Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZM-MESSAGEID: 1646376513591100001 Content-Type: text/plain; charset="utf-8" From: Naveen Nagar This adds support for one possible new protection information format introduced in TP4068 (and integrated in NVMe 2.0): the 64-bit CRC guard and 48-bit reference tag. This version does not support storage tags. Like the CRC16 support already present, this uses a software implementation of CRC64 (so it is naturally pretty slow). But its good enough for verification purposes. This may go nicely hand-in-hand with the support that Keith submitted for the Linux kernel[1]. [1]: https://lore.kernel.org/linux-nvme/20220126165214.GA1782352@dhcp-10-= 100-145-180.wdc.com/T/ Reviewed-by: Keith Busch Signed-off-by: Naveen Nagar Signed-off-by: Klaus Jensen --- hw/nvme/ctrl.c | 163 +++++++++++++++---- hw/nvme/dif.c | 363 +++++++++++++++++++++++++++++++++---------- hw/nvme/dif.h | 143 ++++++++++++++++- hw/nvme/ns.c | 35 ++++- hw/nvme/nvme.h | 3 + hw/nvme/trace-events | 12 +- include/block/nvme.h | 67 ++++++-- 7 files changed, 648 insertions(+), 138 deletions(-) diff --git a/hw/nvme/ctrl.c b/hw/nvme/ctrl.c index f1683960b87e..03760ddeae8c 100644 --- a/hw/nvme/ctrl.c +++ b/hw/nvme/ctrl.c @@ -2050,9 +2050,12 @@ static void nvme_verify_cb(void *opaque, int ret) uint8_t prinfo =3D NVME_RW_PRINFO(le16_to_cpu(rw->control)); uint16_t apptag =3D le16_to_cpu(rw->apptag); uint16_t appmask =3D le16_to_cpu(rw->appmask); - uint32_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t cdw3 =3D le32_to_cpu(rw->cdw3); uint16_t status; =20 + reftag |=3D cdw3 << 32; + trace_pci_nvme_verify_cb(nvme_cid(req), prinfo, apptag, appmask, refta= g); =20 if (ret) { @@ -2141,7 +2144,8 @@ static void nvme_compare_mdata_cb(void *opaque, int r= et) uint8_t prinfo =3D NVME_RW_PRINFO(le16_to_cpu(rw->control)); uint16_t apptag =3D le16_to_cpu(rw->apptag); uint16_t appmask =3D le16_to_cpu(rw->appmask); - uint32_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t cdw3 =3D le32_to_cpu(rw->cdw3); struct nvme_compare_ctx *ctx =3D req->opaque; g_autofree uint8_t *buf =3D NULL; BlockBackend *blk =3D ns->blkconf.blk; @@ -2149,6 +2153,8 @@ static void nvme_compare_mdata_cb(void *opaque, int r= et) BlockAcctStats *stats =3D blk_get_stats(blk); uint16_t status =3D NVME_SUCCESS; =20 + reftag |=3D cdw3 << 32; + trace_pci_nvme_compare_mdata_cb(nvme_cid(req)); =20 if (ret) { @@ -2527,7 +2533,8 @@ typedef struct NvmeCopyAIOCB { QEMUBH *bh; int ret; =20 - NvmeCopySourceRange *ranges; + void *ranges; + unsigned int format; int nr; int idx; =20 @@ -2538,7 +2545,7 @@ typedef struct NvmeCopyAIOCB { BlockAcctCookie write; } acct; =20 - uint32_t reftag; + uint64_t reftag; uint64_t slba; =20 NvmeZone *zone; @@ -2592,13 +2599,101 @@ static void nvme_copy_bh(void *opaque) =20 static void nvme_copy_cb(void *opaque, int ret); =20 +static void nvme_copy_source_range_parse_format0(void *ranges, int idx, + uint64_t *slba, uint32_t = *nlb, + uint16_t *apptag, + uint16_t *appmask, + uint64_t *reftag) +{ + NvmeCopySourceRangeFormat0 *_ranges =3D ranges; + + if (slba) { + *slba =3D le64_to_cpu(_ranges[idx].slba); + } + + if (nlb) { + *nlb =3D le16_to_cpu(_ranges[idx].nlb) + 1; + } + + if (apptag) { + *apptag =3D le16_to_cpu(_ranges[idx].apptag); + } + + if (appmask) { + *appmask =3D le16_to_cpu(_ranges[idx].appmask); + } + + if (reftag) { + *reftag =3D le32_to_cpu(_ranges[idx].reftag); + } +} + +static void nvme_copy_source_range_parse_format1(void *ranges, int idx, + uint64_t *slba, uint32_t = *nlb, + uint16_t *apptag, + uint16_t *appmask, + uint64_t *reftag) +{ + NvmeCopySourceRangeFormat1 *_ranges =3D ranges; + + if (slba) { + *slba =3D le64_to_cpu(_ranges[idx].slba); + } + + if (nlb) { + *nlb =3D le16_to_cpu(_ranges[idx].nlb) + 1; + } + + if (apptag) { + *apptag =3D le16_to_cpu(_ranges[idx].apptag); + } + + if (appmask) { + *appmask =3D le16_to_cpu(_ranges[idx].appmask); + } + + if (reftag) { + *reftag =3D 0; + + *reftag |=3D (uint64_t)_ranges[idx].sr[4] << 40; + *reftag |=3D (uint64_t)_ranges[idx].sr[5] << 32; + *reftag |=3D (uint64_t)_ranges[idx].sr[6] << 24; + *reftag |=3D (uint64_t)_ranges[idx].sr[7] << 16; + *reftag |=3D (uint64_t)_ranges[idx].sr[8] << 8; + *reftag |=3D (uint64_t)_ranges[idx].sr[9]; + } +} + +static void nvme_copy_source_range_parse(void *ranges, int idx, uint8_t fo= rmat, + uint64_t *slba, uint32_t *nlb, + uint16_t *apptag, uint16_t *appma= sk, + uint64_t *reftag) +{ + switch (format) { + case NVME_COPY_FORMAT_0: + nvme_copy_source_range_parse_format0(ranges, idx, slba, nlb, appta= g, + appmask, reftag); + break; + + case NVME_COPY_FORMAT_1: + nvme_copy_source_range_parse_format1(ranges, idx, slba, nlb, appta= g, + appmask, reftag); + break; + + default: + abort(); + } +} + static void nvme_copy_out_completed_cb(void *opaque, int ret) { NvmeCopyAIOCB *iocb =3D opaque; NvmeRequest *req =3D iocb->req; NvmeNamespace *ns =3D req->ns; - NvmeCopySourceRange *range =3D &iocb->ranges[iocb->idx]; - uint32_t nlb =3D le32_to_cpu(range->nlb) + 1; + uint32_t nlb; + + nvme_copy_source_range_parse(iocb->ranges, iocb->idx, iocb->format, NU= LL, + &nlb, NULL, NULL, NULL); =20 if (ret < 0) { iocb->ret =3D ret; @@ -2622,7 +2717,6 @@ static void nvme_copy_out_cb(void *opaque, int ret) NvmeCopyAIOCB *iocb =3D opaque; NvmeRequest *req =3D iocb->req; NvmeNamespace *ns =3D req->ns; - NvmeCopySourceRange *range; uint32_t nlb; size_t mlen; uint8_t *mbounce; @@ -2639,8 +2733,8 @@ static void nvme_copy_out_cb(void *opaque, int ret) return; } =20 - range =3D &iocb->ranges[iocb->idx]; - nlb =3D le32_to_cpu(range->nlb) + 1; + nvme_copy_source_range_parse(iocb->ranges, iocb->idx, iocb->format, NU= LL, + &nlb, NULL, NULL, NULL); =20 mlen =3D nvme_m2b(ns, nlb); mbounce =3D iocb->bounce + nvme_l2b(ns, nlb); @@ -2663,8 +2757,10 @@ static void nvme_copy_in_completed_cb(void *opaque, = int ret) NvmeCopyAIOCB *iocb =3D opaque; NvmeRequest *req =3D iocb->req; NvmeNamespace *ns =3D req->ns; - NvmeCopySourceRange *range; uint32_t nlb; + uint64_t slba; + uint16_t apptag, appmask; + uint64_t reftag; size_t len; uint16_t status; =20 @@ -2675,8 +2771,8 @@ static void nvme_copy_in_completed_cb(void *opaque, i= nt ret) goto out; } =20 - range =3D &iocb->ranges[iocb->idx]; - nlb =3D le32_to_cpu(range->nlb) + 1; + nvme_copy_source_range_parse(iocb->ranges, iocb->idx, iocb->format, &s= lba, + &nlb, &apptag, &appmask, &reftag); len =3D nvme_l2b(ns, nlb); =20 trace_pci_nvme_copy_out(iocb->slba, nlb); @@ -2687,11 +2783,6 @@ static void nvme_copy_in_completed_cb(void *opaque, = int ret) uint16_t prinfor =3D ((copy->control[0] >> 4) & 0xf); uint16_t prinfow =3D ((copy->control[2] >> 2) & 0xf); =20 - uint16_t apptag =3D le16_to_cpu(range->apptag); - uint16_t appmask =3D le16_to_cpu(range->appmask); - uint32_t reftag =3D le32_to_cpu(range->reftag); - - uint64_t slba =3D le64_to_cpu(range->slba); size_t mlen =3D nvme_m2b(ns, nlb); uint8_t *mbounce =3D iocb->bounce + nvme_l2b(ns, nlb); =20 @@ -2764,7 +2855,6 @@ static void nvme_copy_in_cb(void *opaque, int ret) NvmeCopyAIOCB *iocb =3D opaque; NvmeRequest *req =3D iocb->req; NvmeNamespace *ns =3D req->ns; - NvmeCopySourceRange *range; uint64_t slba; uint32_t nlb; =20 @@ -2780,9 +2870,8 @@ static void nvme_copy_in_cb(void *opaque, int ret) return; } =20 - range =3D &iocb->ranges[iocb->idx]; - slba =3D le64_to_cpu(range->slba); - nlb =3D le32_to_cpu(range->nlb) + 1; + nvme_copy_source_range_parse(iocb->ranges, iocb->idx, iocb->format, &s= lba, + &nlb, NULL, NULL, NULL); =20 qemu_iovec_reset(&iocb->iov); qemu_iovec_add(&iocb->iov, iocb->bounce + nvme_l2b(ns, nlb), @@ -2802,7 +2891,6 @@ static void nvme_copy_cb(void *opaque, int ret) NvmeCopyAIOCB *iocb =3D opaque; NvmeRequest *req =3D iocb->req; NvmeNamespace *ns =3D req->ns; - NvmeCopySourceRange *range; uint64_t slba; uint32_t nlb; size_t len; @@ -2819,9 +2907,8 @@ static void nvme_copy_cb(void *opaque, int ret) goto done; } =20 - range =3D &iocb->ranges[iocb->idx]; - slba =3D le64_to_cpu(range->slba); - nlb =3D le32_to_cpu(range->nlb) + 1; + nvme_copy_source_range_parse(iocb->ranges, iocb->idx, iocb->format, &s= lba, + &nlb, NULL, NULL, NULL); len =3D nvme_l2b(ns, nlb); =20 trace_pci_nvme_copy_source_range(slba, nlb); @@ -2877,6 +2964,7 @@ static uint16_t nvme_copy(NvmeCtrl *n, NvmeRequest *r= eq) uint8_t format =3D copy->control[0] & 0xf; uint16_t prinfor =3D ((copy->control[0] >> 4) & 0xf); uint16_t prinfow =3D ((copy->control[2] >> 2) & 0xf); + size_t len =3D sizeof(NvmeCopySourceRangeFormat0); =20 uint16_t status; =20 @@ -2902,10 +2990,18 @@ static uint16_t nvme_copy(NvmeCtrl *n, NvmeRequest = *req) goto invalid; } =20 - iocb->ranges =3D g_new(NvmeCopySourceRange, nr); + if (ns->pif && format !=3D 0x1) { + status =3D NVME_INVALID_FORMAT | NVME_DNR; + goto invalid; + } =20 - status =3D nvme_h2c(n, (uint8_t *)iocb->ranges, - sizeof(NvmeCopySourceRange) * nr, req); + if (ns->pif) { + len =3D sizeof(NvmeCopySourceRangeFormat1); + } + + iocb->format =3D format; + iocb->ranges =3D g_malloc_n(nr, len); + status =3D nvme_h2c(n, (uint8_t *)iocb->ranges, len * nr, req); if (status) { goto invalid; } @@ -2931,6 +3027,7 @@ static uint16_t nvme_copy(NvmeCtrl *n, NvmeRequest *r= eq) iocb->nr =3D nr; iocb->idx =3D 0; iocb->reftag =3D le32_to_cpu(copy->reftag); + iocb->reftag |=3D (uint64_t)le32_to_cpu(copy->cdw3) << 32; iocb->bounce =3D g_malloc_n(le16_to_cpu(ns->id_ns.mssrl), ns->lbasz + ns->lbaf.ms); =20 @@ -4717,7 +4814,8 @@ static uint16_t nvme_identify_ns_csi(NvmeCtrl *n, Nvm= eRequest *req, } =20 if (c->csi =3D=3D NVME_CSI_NVM) { - return nvme_rpt_empty_id_struct(n, req); + return nvme_c2h(n, (uint8_t *)&ns->id_ns_nvm, sizeof(NvmeIdNsNvm), + req); } else if (c->csi =3D=3D NVME_CSI_ZONED && ns->csi =3D=3D NVME_CSI_ZON= ED) { return nvme_c2h(n, (uint8_t *)ns->id_ns_zoned, sizeof(NvmeIdNsZone= d), req); @@ -5571,6 +5669,9 @@ static void nvme_format_bh(void *opaque) NvmeFormatAIOCB *iocb =3D opaque; NvmeRequest *req =3D iocb->req; NvmeCtrl *n =3D nvme_ctrl(req); + uint32_t dw10 =3D le32_to_cpu(req->cmd.cdw10); + uint8_t lbaf =3D dw10 & 0xf; + uint8_t pi =3D (dw10 >> 5) & 0x7; uint16_t status; int i; =20 @@ -5592,7 +5693,7 @@ static void nvme_format_bh(void *opaque) goto done; } =20 - status =3D nvme_format_check(iocb->ns, iocb->lbaf, iocb->pi); + status =3D nvme_format_check(iocb->ns, lbaf, pi); if (status) { req->status =3D status; goto done; @@ -6671,7 +6772,7 @@ static void nvme_init_ctrl(NvmeCtrl *n, PCIDevice *pc= i_dev) */ id->vwc =3D NVME_VWC_NSID_BROADCAST_SUPPORT | NVME_VWC_PRESENT; =20 - id->ocfs =3D cpu_to_le16(NVME_OCFS_COPY_FORMAT_0); + id->ocfs =3D cpu_to_le16(NVME_OCFS_COPY_FORMAT_0 | NVME_OCFS_COPY_FORM= AT_1); id->sgls =3D cpu_to_le32(NVME_CTRL_SGLS_SUPPORT_NO_ALIGN | NVME_CTRL_SGLS_BITBUCKET); =20 diff --git a/hw/nvme/dif.c b/hw/nvme/dif.c index 891385f33f20..62d885f83ea4 100644 --- a/hw/nvme/dif.c +++ b/hw/nvme/dif.c @@ -17,10 +17,12 @@ #include "trace.h" =20 uint16_t nvme_check_prinfo(NvmeNamespace *ns, uint8_t prinfo, uint64_t slb= a, - uint32_t reftag) + uint64_t reftag) { + uint64_t mask =3D ns->pif ? 0xffffffffffff : 0xffffffff; + if ((NVME_ID_NS_DPS_TYPE(ns->id_ns.dps) =3D=3D NVME_ID_NS_DPS_TYPE_1) = && - (prinfo & NVME_PRINFO_PRCHK_REF) && (slba & 0xffffffff) !=3D refta= g) { + (prinfo & NVME_PRINFO_PRCHK_REF) && (slba & mask) !=3D reftag) { return NVME_INVALID_PROT_INFO | NVME_DNR; } =20 @@ -28,114 +30,270 @@ uint16_t nvme_check_prinfo(NvmeNamespace *ns, uint8_t= prinfo, uint64_t slba, } =20 /* from Linux kernel (crypto/crct10dif_common.c) */ -static uint16_t crc_t10dif(uint16_t crc, const unsigned char *buffer, - size_t len) +static uint16_t crc16_t10dif(uint16_t crc, const unsigned char *buffer, + size_t len) { unsigned int i; =20 for (i =3D 0; i < len; i++) { - crc =3D (crc << 8) ^ t10_dif_crc_table[((crc >> 8) ^ buffer[i]) & = 0xff]; + crc =3D (crc << 8) ^ crc16_t10dif_table[((crc >> 8) ^ buffer[i]) &= 0xff]; } =20 return crc; } =20 +/* from Linux kernel (lib/crc64.c) */ +static uint64_t crc64_nvme(uint64_t crc, const unsigned char *buffer, + size_t len) +{ + size_t i; + + for (i =3D 0; i < len; i++) { + crc =3D (crc >> 8) ^ crc64_nvme_table[(crc & 0xff) ^ buffer[i]]; + } + + return crc ^ (uint64_t)~0; +} + +static void nvme_dif_pract_generate_dif_crc16(NvmeNamespace *ns, uint8_t *= buf, + size_t len, uint8_t *mbuf, + size_t mlen, uint16_t apptag, + uint64_t *reftag) +{ + uint8_t *end =3D buf + len; + int16_t pil =3D 0; + + if (!(ns->id_ns.dps & NVME_ID_NS_DPS_FIRST_EIGHT)) { + pil =3D ns->lbaf.ms - nvme_pi_tuple_size(ns); + } + + trace_pci_nvme_dif_pract_generate_dif_crc16(len, ns->lbasz, + ns->lbasz + pil, apptag, + *reftag); + + for (; buf < end; buf +=3D ns->lbasz, mbuf +=3D ns->lbaf.ms) { + NvmeDifTuple *dif =3D (NvmeDifTuple *)(mbuf + pil); + uint16_t crc =3D crc16_t10dif(0x0, buf, ns->lbasz); + + if (pil) { + crc =3D crc16_t10dif(crc, mbuf, pil); + } + + dif->g16.guard =3D cpu_to_be16(crc); + dif->g16.apptag =3D cpu_to_be16(apptag); + dif->g16.reftag =3D cpu_to_be32(*reftag); + + if (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps) !=3D NVME_ID_NS_DPS_TYPE_3)= { + (*reftag)++; + } + } +} + +static void nvme_dif_pract_generate_dif_crc64(NvmeNamespace *ns, uint8_t *= buf, + size_t len, uint8_t *mbuf, + size_t mlen, uint16_t apptag, + uint64_t *reftag) +{ + uint8_t *end =3D buf + len; + int16_t pil =3D 0; + + if (!(ns->id_ns.dps & NVME_ID_NS_DPS_FIRST_EIGHT)) { + pil =3D ns->lbaf.ms - 16; + } + + trace_pci_nvme_dif_pract_generate_dif_crc64(len, ns->lbasz, + ns->lbasz + pil, apptag, + *reftag); + + for (; buf < end; buf +=3D ns->lbasz, mbuf +=3D ns->lbaf.ms) { + NvmeDifTuple *dif =3D (NvmeDifTuple *)(mbuf + pil); + uint64_t crc =3D crc64_nvme(~0ULL, buf, ns->lbasz); + + if (pil) { + crc =3D crc64_nvme(crc, mbuf, pil); + } + + dif->g64.guard =3D cpu_to_be64(crc); + dif->g64.apptag =3D cpu_to_be16(apptag); + + dif->g64.sr[0] =3D *reftag >> 40; + dif->g64.sr[1] =3D *reftag >> 32; + dif->g64.sr[2] =3D *reftag >> 24; + dif->g64.sr[3] =3D *reftag >> 16; + dif->g64.sr[4] =3D *reftag >> 8; + dif->g64.sr[5] =3D *reftag; + + if (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps) !=3D NVME_ID_NS_DPS_TYPE_3)= { + (*reftag)++; + } + } +} + void nvme_dif_pract_generate_dif(NvmeNamespace *ns, uint8_t *buf, size_t l= en, uint8_t *mbuf, size_t mlen, uint16_t appt= ag, - uint32_t *reftag) + uint64_t *reftag) { - uint8_t *end =3D buf + len; - int16_t pil =3D 0; + switch (ns->pif) { + case NVME_PI_GUARD_16: + return nvme_dif_pract_generate_dif_crc16(ns, buf, len, mbuf, mlen, + apptag, reftag); + case NVME_PI_GUARD_64: + return nvme_dif_pract_generate_dif_crc64(ns, buf, len, mbuf, mlen, + apptag, reftag); + } + + abort(); +} + +static uint16_t nvme_dif_prchk_crc16(NvmeNamespace *ns, NvmeDifTuple *dif, + uint8_t *buf, uint8_t *mbuf, size_t p= il, + uint8_t prinfo, uint16_t apptag, + uint16_t appmask, uint64_t reftag) +{ + switch (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps)) { + case NVME_ID_NS_DPS_TYPE_3: + if (be32_to_cpu(dif->g16.reftag) !=3D 0xffffffff) { + break; + } + + /* fallthrough */ + case NVME_ID_NS_DPS_TYPE_1: + case NVME_ID_NS_DPS_TYPE_2: + if (be16_to_cpu(dif->g16.apptag) !=3D 0xffff) { + break; + } + + trace_pci_nvme_dif_prchk_disabled_crc16(be16_to_cpu(dif->g16.appta= g), + be32_to_cpu(dif->g16.refta= g)); + + return NVME_SUCCESS; + } + + if (prinfo & NVME_PRINFO_PRCHK_GUARD) { + uint16_t crc =3D crc16_t10dif(0x0, buf, ns->lbasz); =20 - if (!(ns->id_ns.dps & NVME_ID_NS_DPS_FIRST_EIGHT)) { - pil =3D ns->lbaf.ms - nvme_pi_tuple_size(ns); + if (pil) { + crc =3D crc16_t10dif(crc, mbuf, pil); + } + + trace_pci_nvme_dif_prchk_guard_crc16(be16_to_cpu(dif->g16.guard), = crc); + + if (be16_to_cpu(dif->g16.guard) !=3D crc) { + return NVME_E2E_GUARD_ERROR; + } } =20 - trace_pci_nvme_dif_pract_generate_dif(len, ns->lbasz, ns->lbasz + pil, - apptag, *reftag); + if (prinfo & NVME_PRINFO_PRCHK_APP) { + trace_pci_nvme_dif_prchk_apptag(be16_to_cpu(dif->g16.apptag), appt= ag, + appmask); =20 - for (; buf < end; buf +=3D ns->lbasz, mbuf +=3D ns->lbaf.ms) { - NvmeDifTuple *dif =3D (NvmeDifTuple *)(mbuf + pil); - uint16_t crc =3D crc_t10dif(0x0, buf, ns->lbasz); + if ((be16_to_cpu(dif->g16.apptag) & appmask) !=3D (apptag & appmas= k)) { + return NVME_E2E_APP_ERROR; + } + } + + if (prinfo & NVME_PRINFO_PRCHK_REF) { + trace_pci_nvme_dif_prchk_reftag_crc16(be32_to_cpu(dif->g16.reftag), + reftag); + + if (be32_to_cpu(dif->g16.reftag) !=3D reftag) { + return NVME_E2E_REF_ERROR; + } + } + + return NVME_SUCCESS; +} + +static uint16_t nvme_dif_prchk_crc64(NvmeNamespace *ns, NvmeDifTuple *dif, + uint8_t *buf, uint8_t *mbuf, size_t p= il, + uint8_t prinfo, uint16_t apptag, + uint16_t appmask, uint64_t reftag) +{ + uint64_t r =3D 0; + + r |=3D (uint64_t)dif->g64.sr[0] << 40; + r |=3D (uint64_t)dif->g64.sr[1] << 32; + r |=3D (uint64_t)dif->g64.sr[2] << 24; + r |=3D (uint64_t)dif->g64.sr[3] << 16; + r |=3D (uint64_t)dif->g64.sr[4] << 8; + r |=3D (uint64_t)dif->g64.sr[5]; + + switch (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps)) { + case NVME_ID_NS_DPS_TYPE_3: + if (r !=3D 0xffffffffffff) { + break; + } + + /* fallthrough */ + case NVME_ID_NS_DPS_TYPE_1: + case NVME_ID_NS_DPS_TYPE_2: + if (be16_to_cpu(dif->g64.apptag) !=3D 0xffff) { + break; + } + + trace_pci_nvme_dif_prchk_disabled_crc64(be16_to_cpu(dif->g16.appta= g), + r); + + return NVME_SUCCESS; + } + + if (prinfo & NVME_PRINFO_PRCHK_GUARD) { + uint64_t crc =3D crc64_nvme(~0ULL, buf, ns->lbasz); =20 if (pil) { - crc =3D crc_t10dif(crc, mbuf, pil); + crc =3D crc64_nvme(crc, mbuf, pil); + } + + trace_pci_nvme_dif_prchk_guard_crc64(be64_to_cpu(dif->g64.guard), = crc); + + if (be64_to_cpu(dif->g64.guard) !=3D crc) { + return NVME_E2E_GUARD_ERROR; + } + } + + if (prinfo & NVME_PRINFO_PRCHK_APP) { + trace_pci_nvme_dif_prchk_apptag(be16_to_cpu(dif->g64.apptag), appt= ag, + appmask); + + if ((be16_to_cpu(dif->g64.apptag) & appmask) !=3D (apptag & appmas= k)) { + return NVME_E2E_APP_ERROR; } + } =20 - dif->guard =3D cpu_to_be16(crc); - dif->apptag =3D cpu_to_be16(apptag); - dif->reftag =3D cpu_to_be32(*reftag); + if (prinfo & NVME_PRINFO_PRCHK_REF) { + trace_pci_nvme_dif_prchk_reftag_crc64(r, reftag); =20 - if (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps) !=3D NVME_ID_NS_DPS_TYPE_3)= { - (*reftag)++; + if (r !=3D reftag) { + return NVME_E2E_REF_ERROR; } } + + return NVME_SUCCESS; } =20 static uint16_t nvme_dif_prchk(NvmeNamespace *ns, NvmeDifTuple *dif, uint8_t *buf, uint8_t *mbuf, size_t pil, uint8_t prinfo, uint16_t apptag, - uint16_t appmask, uint32_t reftag) + uint16_t appmask, uint64_t reftag) { - switch (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps)) { - case NVME_ID_NS_DPS_TYPE_3: - if (be32_to_cpu(dif->reftag) !=3D 0xffffffff) { - break; - } - - /* fallthrough */ - case NVME_ID_NS_DPS_TYPE_1: - case NVME_ID_NS_DPS_TYPE_2: - if (be16_to_cpu(dif->apptag) !=3D 0xffff) { - break; - } - - trace_pci_nvme_dif_prchk_disabled(be16_to_cpu(dif->apptag), - be32_to_cpu(dif->reftag)); - - return NVME_SUCCESS; - } - - if (prinfo & NVME_PRINFO_PRCHK_GUARD) { - uint16_t crc =3D crc_t10dif(0x0, buf, ns->lbasz); - - if (pil) { - crc =3D crc_t10dif(crc, mbuf, pil); - } - - trace_pci_nvme_dif_prchk_guard(be16_to_cpu(dif->guard), crc); - - if (be16_to_cpu(dif->guard) !=3D crc) { - return NVME_E2E_GUARD_ERROR; - } - } - - if (prinfo & NVME_PRINFO_PRCHK_APP) { - trace_pci_nvme_dif_prchk_apptag(be16_to_cpu(dif->apptag), apptag, - appmask); - - if ((be16_to_cpu(dif->apptag) & appmask) !=3D (apptag & appmask)) { - return NVME_E2E_APP_ERROR; - } - } - - if (prinfo & NVME_PRINFO_PRCHK_REF) { - trace_pci_nvme_dif_prchk_reftag(be32_to_cpu(dif->reftag), reftag); - - if (be32_to_cpu(dif->reftag) !=3D reftag) { - return NVME_E2E_REF_ERROR; - } + switch (ns->pif) { + case NVME_PI_GUARD_16: + return nvme_dif_prchk_crc16(ns, dif, buf, mbuf, pil, prinfo, appta= g, + appmask, reftag); + case NVME_PI_GUARD_64: + return nvme_dif_prchk_crc64(ns, dif, buf, mbuf, pil, prinfo, appta= g, + appmask, reftag); } =20 - return NVME_SUCCESS; + abort(); } =20 uint16_t nvme_dif_check(NvmeNamespace *ns, uint8_t *buf, size_t len, uint8_t *mbuf, size_t mlen, uint8_t prinfo, uint64_t slba, uint16_t apptag, - uint16_t appmask, uint32_t *reftag) + uint16_t appmask, uint64_t *reftag) { - uint8_t *end =3D buf + len; + uint8_t *bufp, *end =3D buf + len; int16_t pil =3D 0; uint16_t status; =20 @@ -150,13 +308,29 @@ uint16_t nvme_dif_check(NvmeNamespace *ns, uint8_t *b= uf, size_t len, =20 trace_pci_nvme_dif_check(prinfo, ns->lbasz + pil); =20 - for (; buf < end; buf +=3D ns->lbasz, mbuf +=3D ns->lbaf.ms) { + for (bufp =3D buf; bufp < end; bufp +=3D ns->lbasz, mbuf +=3D ns->lbaf= .ms) { NvmeDifTuple *dif =3D (NvmeDifTuple *)(mbuf + pil); - - status =3D nvme_dif_prchk(ns, dif, buf, mbuf, pil, prinfo, apptag, + status =3D nvme_dif_prchk(ns, dif, bufp, mbuf, pil, prinfo, apptag, appmask, *reftag); if (status) { - return status; + /* + * The first block of a 'raw' image is always allocated, so we + * cannot reliably know if the block is all zeroes or not. For + * CRC16 this works fine because the T10 CRC16 is 0x0 for all + * zeroes, but the Rocksoft CRC64 is not. Thus, if a guard err= or is + * detected for the first block, check if it is zeroed and man= ually + * set the protection information to all ones to disable prote= ction + * information checking. + */ + if (status =3D=3D NVME_E2E_GUARD_ERROR && slba =3D=3D 0x0 && b= ufp =3D=3D buf) { + g_autofree uint8_t *zeroes =3D g_malloc0(ns->lbasz); + + if (memcmp(bufp, zeroes, ns->lbasz) =3D=3D 0) { + memset(mbuf + pil, 0xff, nvme_pi_tuple_size(ns)); + } + } else { + return status; + } } =20 if (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps) !=3D NVME_ID_NS_DPS_TYPE_3)= { @@ -252,9 +426,12 @@ static void nvme_dif_rw_check_cb(void *opaque, int ret) uint8_t prinfo =3D NVME_RW_PRINFO(le16_to_cpu(rw->control)); uint16_t apptag =3D le16_to_cpu(rw->apptag); uint16_t appmask =3D le16_to_cpu(rw->appmask); - uint32_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t cdw3 =3D le32_to_cpu(rw->cdw3); uint16_t status; =20 + reftag |=3D cdw3 << 32; + trace_pci_nvme_dif_rw_check_cb(nvme_cid(req), prinfo, apptag, appmask, reftag); =20 @@ -368,11 +545,14 @@ uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req) uint8_t prinfo =3D NVME_RW_PRINFO(le16_to_cpu(rw->control)); uint16_t apptag =3D le16_to_cpu(rw->apptag); uint16_t appmask =3D le16_to_cpu(rw->appmask); - uint32_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t reftag =3D le32_to_cpu(rw->reftag); + uint64_t cdw3 =3D le32_to_cpu(rw->cdw3); bool pract =3D !!(prinfo & NVME_PRINFO_PRACT); NvmeBounceContext *ctx; uint16_t status; =20 + reftag |=3D cdw3 << 32; + trace_pci_nvme_dif_rw(pract, prinfo); =20 ctx =3D g_new0(NvmeBounceContext, 1); @@ -412,8 +592,29 @@ uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req) for (; mbuf < end; mbuf +=3D ns->lbaf.ms) { NvmeDifTuple *dif =3D (NvmeDifTuple *)(mbuf + pil); =20 - dif->apptag =3D cpu_to_be16(apptag); - dif->reftag =3D cpu_to_be32(reftag); + switch (ns->pif) { + case NVME_PI_GUARD_16: + dif->g16.apptag =3D cpu_to_be16(apptag); + dif->g16.reftag =3D cpu_to_be32(reftag); + + break; + + case NVME_PI_GUARD_64: + dif->g64.guard =3D cpu_to_be64(0x6482d367eb22b64e); + dif->g64.apptag =3D cpu_to_be16(apptag); + + dif->g64.sr[0] =3D reftag >> 40; + dif->g64.sr[1] =3D reftag >> 32; + dif->g64.sr[2] =3D reftag >> 24; + dif->g64.sr[3] =3D reftag >> 16; + dif->g64.sr[4] =3D reftag >> 8; + dif->g64.sr[5] =3D reftag; + + break; + + default: + abort(); + } =20 switch (NVME_ID_NS_DPS_TYPE(ns->id_ns.dps)) { case NVME_ID_NS_DPS_TYPE_1: diff --git a/hw/nvme/dif.h b/hw/nvme/dif.h index ab6dbb09463e..f12e312250bb 100644 --- a/hw/nvme/dif.h +++ b/hw/nvme/dif.h @@ -2,7 +2,7 @@ #define HW_NVME_DIF_H =20 /* from Linux kernel (crypto/crct10dif_common.c) */ -static const uint16_t t10_dif_crc_table[256] =3D { +static const uint16_t crc16_t10dif_table[256] =3D { 0x0000, 0x8BB7, 0x9CD9, 0x176E, 0xB205, 0x39B2, 0x2EDC, 0xA56B, 0xEFBD, 0x640A, 0x7364, 0xF8D3, 0x5DB8, 0xD60F, 0xC161, 0x4AD6, 0x54CD, 0xDF7A, 0xC814, 0x43A3, 0xE6C8, 0x6D7F, 0x7A11, 0xF1A6, @@ -37,22 +37,155 @@ static const uint16_t t10_dif_crc_table[256] =3D { 0xF0D8, 0x7B6F, 0x6C01, 0xE7B6, 0x42DD, 0xC96A, 0xDE04, 0x55B3 }; =20 +#define CRC64_NVME_POLY 0x9A6C9329AC4BC9B5ULL + +static const uint64_t crc64_nvme_table[] =3D { + 0x0000000000000000ULL, 0x7F6EF0C830358979ULL, + 0xFEDDE190606B12F2ULL, 0x81B31158505E9B8BULL, + 0xC962E5739841B68FULL, 0xB60C15BBA8743FF6ULL, + 0x37BF04E3F82AA47DULL, 0x48D1F42BC81F2D04ULL, + 0xA61CECB46814FE75ULL, 0xD9721C7C5821770CULL, + 0x58C10D24087FEC87ULL, 0x27AFFDEC384A65FEULL, + 0x6F7E09C7F05548FAULL, 0x1010F90FC060C183ULL, + 0x91A3E857903E5A08ULL, 0xEECD189FA00BD371ULL, + 0x78E0FF3B88BE6F81ULL, 0x078E0FF3B88BE6F8ULL, + 0x863D1EABE8D57D73ULL, 0xF953EE63D8E0F40AULL, + 0xB1821A4810FFD90EULL, 0xCEECEA8020CA5077ULL, + 0x4F5FFBD87094CBFCULL, 0x30310B1040A14285ULL, + 0xDEFC138FE0AA91F4ULL, 0xA192E347D09F188DULL, + 0x2021F21F80C18306ULL, 0x5F4F02D7B0F40A7FULL, + 0x179EF6FC78EB277BULL, 0x68F0063448DEAE02ULL, + 0xE943176C18803589ULL, 0x962DE7A428B5BCF0ULL, + 0xF1C1FE77117CDF02ULL, 0x8EAF0EBF2149567BULL, + 0x0F1C1FE77117CDF0ULL, 0x7072EF2F41224489ULL, + 0x38A31B04893D698DULL, 0x47CDEBCCB908E0F4ULL, + 0xC67EFA94E9567B7FULL, 0xB9100A5CD963F206ULL, + 0x57DD12C379682177ULL, 0x28B3E20B495DA80EULL, + 0xA900F35319033385ULL, 0xD66E039B2936BAFCULL, + 0x9EBFF7B0E12997F8ULL, 0xE1D10778D11C1E81ULL, + 0x606216208142850AULL, 0x1F0CE6E8B1770C73ULL, + 0x8921014C99C2B083ULL, 0xF64FF184A9F739FAULL, + 0x77FCE0DCF9A9A271ULL, 0x08921014C99C2B08ULL, + 0x4043E43F0183060CULL, 0x3F2D14F731B68F75ULL, + 0xBE9E05AF61E814FEULL, 0xC1F0F56751DD9D87ULL, + 0x2F3DEDF8F1D64EF6ULL, 0x50531D30C1E3C78FULL, + 0xD1E00C6891BD5C04ULL, 0xAE8EFCA0A188D57DULL, + 0xE65F088B6997F879ULL, 0x9931F84359A27100ULL, + 0x1882E91B09FCEA8BULL, 0x67EC19D339C963F2ULL, + 0xD75ADABD7A6E2D6FULL, 0xA8342A754A5BA416ULL, + 0x29873B2D1A053F9DULL, 0x56E9CBE52A30B6E4ULL, + 0x1E383FCEE22F9BE0ULL, 0x6156CF06D21A1299ULL, + 0xE0E5DE5E82448912ULL, 0x9F8B2E96B271006BULL, + 0x71463609127AD31AULL, 0x0E28C6C1224F5A63ULL, + 0x8F9BD7997211C1E8ULL, 0xF0F5275142244891ULL, + 0xB824D37A8A3B6595ULL, 0xC74A23B2BA0EECECULL, + 0x46F932EAEA507767ULL, 0x3997C222DA65FE1EULL, + 0xAFBA2586F2D042EEULL, 0xD0D4D54EC2E5CB97ULL, + 0x5167C41692BB501CULL, 0x2E0934DEA28ED965ULL, + 0x66D8C0F56A91F461ULL, 0x19B6303D5AA47D18ULL, + 0x980521650AFAE693ULL, 0xE76BD1AD3ACF6FEAULL, + 0x09A6C9329AC4BC9BULL, 0x76C839FAAAF135E2ULL, + 0xF77B28A2FAAFAE69ULL, 0x8815D86ACA9A2710ULL, + 0xC0C42C4102850A14ULL, 0xBFAADC8932B0836DULL, + 0x3E19CDD162EE18E6ULL, 0x41773D1952DB919FULL, + 0x269B24CA6B12F26DULL, 0x59F5D4025B277B14ULL, + 0xD846C55A0B79E09FULL, 0xA72835923B4C69E6ULL, + 0xEFF9C1B9F35344E2ULL, 0x90973171C366CD9BULL, + 0x1124202993385610ULL, 0x6E4AD0E1A30DDF69ULL, + 0x8087C87E03060C18ULL, 0xFFE938B633338561ULL, + 0x7E5A29EE636D1EEAULL, 0x0134D92653589793ULL, + 0x49E52D0D9B47BA97ULL, 0x368BDDC5AB7233EEULL, + 0xB738CC9DFB2CA865ULL, 0xC8563C55CB19211CULL, + 0x5E7BDBF1E3AC9DECULL, 0x21152B39D3991495ULL, + 0xA0A63A6183C78F1EULL, 0xDFC8CAA9B3F20667ULL, + 0x97193E827BED2B63ULL, 0xE877CE4A4BD8A21AULL, + 0x69C4DF121B863991ULL, 0x16AA2FDA2BB3B0E8ULL, + 0xF86737458BB86399ULL, 0x8709C78DBB8DEAE0ULL, + 0x06BAD6D5EBD3716BULL, 0x79D4261DDBE6F812ULL, + 0x3105D23613F9D516ULL, 0x4E6B22FE23CC5C6FULL, + 0xCFD833A67392C7E4ULL, 0xB0B6C36E43A74E9DULL, + 0x9A6C9329AC4BC9B5ULL, 0xE50263E19C7E40CCULL, + 0x64B172B9CC20DB47ULL, 0x1BDF8271FC15523EULL, + 0x530E765A340A7F3AULL, 0x2C608692043FF643ULL, + 0xADD397CA54616DC8ULL, 0xD2BD67026454E4B1ULL, + 0x3C707F9DC45F37C0ULL, 0x431E8F55F46ABEB9ULL, + 0xC2AD9E0DA4342532ULL, 0xBDC36EC59401AC4BULL, + 0xF5129AEE5C1E814FULL, 0x8A7C6A266C2B0836ULL, + 0x0BCF7B7E3C7593BDULL, 0x74A18BB60C401AC4ULL, + 0xE28C6C1224F5A634ULL, 0x9DE29CDA14C02F4DULL, + 0x1C518D82449EB4C6ULL, 0x633F7D4A74AB3DBFULL, + 0x2BEE8961BCB410BBULL, 0x548079A98C8199C2ULL, + 0xD53368F1DCDF0249ULL, 0xAA5D9839ECEA8B30ULL, + 0x449080A64CE15841ULL, 0x3BFE706E7CD4D138ULL, + 0xBA4D61362C8A4AB3ULL, 0xC52391FE1CBFC3CAULL, + 0x8DF265D5D4A0EECEULL, 0xF29C951DE49567B7ULL, + 0x732F8445B4CBFC3CULL, 0x0C41748D84FE7545ULL, + 0x6BAD6D5EBD3716B7ULL, 0x14C39D968D029FCEULL, + 0x95708CCEDD5C0445ULL, 0xEA1E7C06ED698D3CULL, + 0xA2CF882D2576A038ULL, 0xDDA178E515432941ULL, + 0x5C1269BD451DB2CAULL, 0x237C997575283BB3ULL, + 0xCDB181EAD523E8C2ULL, 0xB2DF7122E51661BBULL, + 0x336C607AB548FA30ULL, 0x4C0290B2857D7349ULL, + 0x04D364994D625E4DULL, 0x7BBD94517D57D734ULL, + 0xFA0E85092D094CBFULL, 0x856075C11D3CC5C6ULL, + 0x134D926535897936ULL, 0x6C2362AD05BCF04FULL, + 0xED9073F555E26BC4ULL, 0x92FE833D65D7E2BDULL, + 0xDA2F7716ADC8CFB9ULL, 0xA54187DE9DFD46C0ULL, + 0x24F29686CDA3DD4BULL, 0x5B9C664EFD965432ULL, + 0xB5517ED15D9D8743ULL, 0xCA3F8E196DA80E3AULL, + 0x4B8C9F413DF695B1ULL, 0x34E26F890DC31CC8ULL, + 0x7C339BA2C5DC31CCULL, 0x035D6B6AF5E9B8B5ULL, + 0x82EE7A32A5B7233EULL, 0xFD808AFA9582AA47ULL, + 0x4D364994D625E4DAULL, 0x3258B95CE6106DA3ULL, + 0xB3EBA804B64EF628ULL, 0xCC8558CC867B7F51ULL, + 0x8454ACE74E645255ULL, 0xFB3A5C2F7E51DB2CULL, + 0x7A894D772E0F40A7ULL, 0x05E7BDBF1E3AC9DEULL, + 0xEB2AA520BE311AAFULL, 0x944455E88E0493D6ULL, + 0x15F744B0DE5A085DULL, 0x6A99B478EE6F8124ULL, + 0x224840532670AC20ULL, 0x5D26B09B16452559ULL, + 0xDC95A1C3461BBED2ULL, 0xA3FB510B762E37ABULL, + 0x35D6B6AF5E9B8B5BULL, 0x4AB846676EAE0222ULL, + 0xCB0B573F3EF099A9ULL, 0xB465A7F70EC510D0ULL, + 0xFCB453DCC6DA3DD4ULL, 0x83DAA314F6EFB4ADULL, + 0x0269B24CA6B12F26ULL, 0x7D0742849684A65FULL, + 0x93CA5A1B368F752EULL, 0xECA4AAD306BAFC57ULL, + 0x6D17BB8B56E467DCULL, 0x12794B4366D1EEA5ULL, + 0x5AA8BF68AECEC3A1ULL, 0x25C64FA09EFB4AD8ULL, + 0xA4755EF8CEA5D153ULL, 0xDB1BAE30FE90582AULL, + 0xBCF7B7E3C7593BD8ULL, 0xC399472BF76CB2A1ULL, + 0x422A5673A732292AULL, 0x3D44A6BB9707A053ULL, + 0x759552905F188D57ULL, 0x0AFBA2586F2D042EULL, + 0x8B48B3003F739FA5ULL, 0xF42643C80F4616DCULL, + 0x1AEB5B57AF4DC5ADULL, 0x6585AB9F9F784CD4ULL, + 0xE436BAC7CF26D75FULL, 0x9B584A0FFF135E26ULL, + 0xD389BE24370C7322ULL, 0xACE74EEC0739FA5BULL, + 0x2D545FB4576761D0ULL, 0x523AAF7C6752E8A9ULL, + 0xC41748D84FE75459ULL, 0xBB79B8107FD2DD20ULL, + 0x3ACAA9482F8C46ABULL, 0x45A459801FB9CFD2ULL, + 0x0D75ADABD7A6E2D6ULL, 0x721B5D63E7936BAFULL, + 0xF3A84C3BB7CDF024ULL, 0x8CC6BCF387F8795DULL, + 0x620BA46C27F3AA2CULL, 0x1D6554A417C62355ULL, + 0x9CD645FC4798B8DEULL, 0xE3B8B53477AD31A7ULL, + 0xAB69411FBFB21CA3ULL, 0xD407B1D78F8795DAULL, + 0x55B4A08FDFD90E51ULL, 0x2ADA5047EFEC8728ULL, +}; + static inline size_t nvme_pi_tuple_size(NvmeNamespace *ns) { - return sizeof(NvmeDifTuple); + return ns->pif ? 16 : 8; } =20 uint16_t nvme_check_prinfo(NvmeNamespace *ns, uint8_t prinfo, uint64_t slb= a, - uint32_t reftag); + uint64_t reftag); uint16_t nvme_dif_mangle_mdata(NvmeNamespace *ns, uint8_t *mbuf, size_t ml= en, uint64_t slba); void nvme_dif_pract_generate_dif(NvmeNamespace *ns, uint8_t *buf, size_t l= en, uint8_t *mbuf, size_t mlen, uint16_t appt= ag, - uint32_t *reftag); + uint64_t *reftag); uint16_t nvme_dif_check(NvmeNamespace *ns, uint8_t *buf, size_t len, uint8_t *mbuf, size_t mlen, uint8_t prinfo, uint64_t slba, uint16_t apptag, - uint16_t appmask, uint32_t *reftag); + uint16_t appmask, uint64_t *reftag); uint16_t nvme_dif_rw(NvmeCtrl *n, NvmeRequest *req); =20 #endif /* HW_NVME_DIF_H */ diff --git a/hw/nvme/ns.c b/hw/nvme/ns.c index 8dfb55130beb..8a3613d9ab0e 100644 --- a/hw/nvme/ns.c +++ b/hw/nvme/ns.c @@ -58,6 +58,7 @@ static int nvme_ns_init(NvmeNamespace *ns, Error **errp) { static uint64_t ns_count; NvmeIdNs *id_ns =3D &ns->id_ns; + NvmeIdNsNvm *id_ns_nvm =3D &ns->id_ns_nvm; uint8_t ds; uint16_t ms; int i; @@ -101,6 +102,8 @@ static int nvme_ns_init(NvmeNamespace *ns, Error **errp) id_ns->dps |=3D NVME_ID_NS_DPS_FIRST_EIGHT; } =20 + ns->pif =3D ns->params.pif; + static const NvmeLBAF lbaf[16] =3D { [0] =3D { .ds =3D 9 }, [1] =3D { .ds =3D 9, .ms =3D 8 }, @@ -133,7 +136,9 @@ static int nvme_ns_init(NvmeNamespace *ns, Error **errp) =20 id_ns->flbas |=3D i; =20 + lbaf_found: + id_ns_nvm->elbaf[i] =3D (ns->pif & 0x3) << 7; id_ns->nlbaf =3D ns->nlbaf - 1; nvme_ns_init_format(ns); =20 @@ -373,15 +378,36 @@ static void nvme_zoned_ns_shutdown(NvmeNamespace *ns) =20 static int nvme_ns_check_constraints(NvmeNamespace *ns, Error **errp) { + unsigned int pi_size; + if (!ns->blkconf.blk) { error_setg(errp, "block backend not configured"); return -1; } =20 - if (ns->params.pi && ns->params.ms < 8) { - error_setg(errp, "at least 8 bytes of metadata required to enable " - "protection information"); - return -1; + if (ns->params.pi) { + if (ns->params.pi > NVME_ID_NS_DPS_TYPE_3) { + error_setg(errp, "invalid 'pi' value"); + return -1; + } + + switch (ns->params.pif) { + case NVME_PI_GUARD_16: + pi_size =3D 8; + break; + case NVME_PI_GUARD_64: + pi_size =3D 16; + break; + default: + error_setg(errp, "invalid 'pif'"); + return -1; + } + + if (ns->params.ms < pi_size) { + error_setg(errp, "at least %u bytes of metadata required to " + "enable protection information", pi_size); + return -1; + } } =20 if (ns->params.nsid > NVME_MAX_NAMESPACES) { @@ -593,6 +619,7 @@ static Property nvme_ns_props[] =3D { DEFINE_PROP_UINT8("mset", NvmeNamespace, params.mset, 0), DEFINE_PROP_UINT8("pi", NvmeNamespace, params.pi, 0), DEFINE_PROP_UINT8("pil", NvmeNamespace, params.pil, 0), + DEFINE_PROP_UINT8("pif", NvmeNamespace, params.pif, 0), DEFINE_PROP_UINT16("mssrl", NvmeNamespace, params.mssrl, 128), DEFINE_PROP_UINT32("mcl", NvmeNamespace, params.mcl, 128), DEFINE_PROP_UINT8("msrc", NvmeNamespace, params.msrc, 127), diff --git a/hw/nvme/nvme.h b/hw/nvme/nvme.h index e715c3255a29..739c8b8f7962 100644 --- a/hw/nvme/nvme.h +++ b/hw/nvme/nvme.h @@ -102,6 +102,7 @@ typedef struct NvmeNamespaceParams { uint8_t mset; uint8_t pi; uint8_t pil; + uint8_t pif; =20 uint16_t mssrl; uint32_t mcl; @@ -127,6 +128,7 @@ typedef struct NvmeNamespace { int64_t size; int64_t moff; NvmeIdNs id_ns; + NvmeIdNsNvm id_ns_nvm; NvmeLBAF lbaf; unsigned int nlbaf; size_t lbasz; @@ -134,6 +136,7 @@ typedef struct NvmeNamespace { uint8_t csi; uint16_t status; int attached; + uint8_t pif; =20 struct { uint16_t zrwas; diff --git a/hw/nvme/trace-events b/hw/nvme/trace-events index 90730d802fe3..ff1b4589692b 100644 --- a/hw/nvme/trace-events +++ b/hw/nvme/trace-events @@ -20,12 +20,16 @@ pci_nvme_dif_rw_cb(uint16_t cid, const char *blkname) "= cid %"PRIu16" blk '%s'" pci_nvme_dif_rw_mdata_in_cb(uint16_t cid, const char *blkname) "cid %"PRIu= 16" blk '%s'" pci_nvme_dif_rw_mdata_out_cb(uint16_t cid, const char *blkname) "cid %"PRI= u16" blk '%s'" pci_nvme_dif_rw_check_cb(uint16_t cid, uint8_t prinfo, uint16_t apptag, ui= nt16_t appmask, uint32_t reftag) "cid %"PRIu16" prinfo 0x%"PRIx8" apptag 0x= %"PRIx16" appmask 0x%"PRIx16" reftag 0x%"PRIx32"" -pci_nvme_dif_pract_generate_dif(size_t len, size_t lba_size, size_t chksum= _len, uint16_t apptag, uint32_t reftag) "len %zu lba_size %zu chksum_len %z= u apptag 0x%"PRIx16" reftag 0x%"PRIx32"" +pci_nvme_dif_pract_generate_dif_crc16(size_t len, size_t lba_size, size_t = chksum_len, uint16_t apptag, uint32_t reftag) "len %zu lba_size %zu chksum_= len %zu apptag 0x%"PRIx16" reftag 0x%"PRIx32"" +pci_nvme_dif_pract_generate_dif_crc64(size_t len, size_t lba_size, size_t = chksum_len, uint16_t apptag, uint64_t reftag) "len %zu lba_size %zu chksum_= len %zu apptag 0x%"PRIx16" reftag 0x%"PRIx64"" pci_nvme_dif_check(uint8_t prinfo, uint16_t chksum_len) "prinfo 0x%"PRIx8"= chksum_len %"PRIu16"" -pci_nvme_dif_prchk_disabled(uint16_t apptag, uint32_t reftag) "apptag 0x%"= PRIx16" reftag 0x%"PRIx32"" -pci_nvme_dif_prchk_guard(uint16_t guard, uint16_t crc) "guard 0x%"PRIx16" = crc 0x%"PRIx16"" +pci_nvme_dif_prchk_disabled_crc16(uint16_t apptag, uint32_t reftag) "appta= g 0x%"PRIx16" reftag 0x%"PRIx32"" +pci_nvme_dif_prchk_disabled_crc64(uint16_t apptag, uint64_t reftag) "appta= g 0x%"PRIx16" reftag 0x%"PRIx64"" +pci_nvme_dif_prchk_guard_crc16(uint16_t guard, uint16_t crc) "guard 0x%"PR= Ix16" crc 0x%"PRIx16"" +pci_nvme_dif_prchk_guard_crc64(uint64_t guard, uint64_t crc) "guard 0x%"PR= Ix64" crc 0x%"PRIx64"" pci_nvme_dif_prchk_apptag(uint16_t apptag, uint16_t elbat, uint16_t elbatm= ) "apptag 0x%"PRIx16" elbat 0x%"PRIx16" elbatm 0x%"PRIx16"" -pci_nvme_dif_prchk_reftag(uint32_t reftag, uint32_t elbrt) "reftag 0x%"PRI= x32" elbrt 0x%"PRIx32"" +pci_nvme_dif_prchk_reftag_crc16(uint32_t reftag, uint32_t elbrt) "reftag 0= x%"PRIx32" elbrt 0x%"PRIx32"" +pci_nvme_dif_prchk_reftag_crc64(uint64_t reftag, uint64_t elbrt) "reftag 0= x%"PRIx64" elbrt 0x%"PRIx64"" pci_nvme_copy(uint16_t cid, uint32_t nsid, uint16_t nr, uint8_t format) "c= id %"PRIu16" nsid %"PRIu32" nr %"PRIu16" format 0x%"PRIx8"" pci_nvme_copy_source_range(uint64_t slba, uint32_t nlb) "slba 0x%"PRIx64" = nlb %"PRIu32"" pci_nvme_copy_out(uint64_t slba, uint32_t nlb) "slba 0x%"PRIx64" nlb %"PRI= u32"" diff --git a/include/block/nvme.h b/include/block/nvme.h index 37afc9be9b18..3737351cc815 100644 --- a/include/block/nvme.h +++ b/include/block/nvme.h @@ -695,7 +695,8 @@ typedef struct QEMU_PACKED NvmeRwCmd { uint8_t flags; uint16_t cid; uint32_t nsid; - uint64_t rsvd2; + uint32_t cdw2; + uint32_t cdw3; uint64_t mptr; NvmeCmdDptr dptr; uint64_t slba; @@ -731,7 +732,6 @@ enum { NVME_RW_PRINFO_PRCHK_APP =3D 1 << 11, NVME_RW_PRINFO_PRCHK_REF =3D 1 << 10, NVME_RW_PRINFO_PRCHK_MASK =3D 7 << 10, - }; =20 #define NVME_RW_PRINFO(control) ((control >> 10) & 0xf) @@ -770,6 +770,7 @@ typedef struct QEMU_PACKED NvmeDsmRange { =20 enum { NVME_COPY_FORMAT_0 =3D 0x0, + NVME_COPY_FORMAT_1 =3D 0x1, }; =20 typedef struct QEMU_PACKED NvmeCopyCmd { @@ -777,7 +778,9 @@ typedef struct QEMU_PACKED NvmeCopyCmd { uint8_t flags; uint16_t cid; uint32_t nsid; - uint32_t rsvd2[4]; + uint32_t cdw2; + uint32_t cdw3; + uint32_t rsvd2[2]; NvmeCmdDptr dptr; uint64_t sdlba; uint8_t nr; @@ -789,7 +792,7 @@ typedef struct QEMU_PACKED NvmeCopyCmd { uint16_t appmask; } NvmeCopyCmd; =20 -typedef struct QEMU_PACKED NvmeCopySourceRange { +typedef struct QEMU_PACKED NvmeCopySourceRangeFormat0 { uint8_t rsvd0[8]; uint64_t slba; uint16_t nlb; @@ -797,7 +800,17 @@ typedef struct QEMU_PACKED NvmeCopySourceRange { uint32_t reftag; uint16_t apptag; uint16_t appmask; -} NvmeCopySourceRange; +} NvmeCopySourceRangeFormat0; + +typedef struct QEMU_PACKED NvmeCopySourceRangeFormat1 { + uint8_t rsvd0[8]; + uint64_t slba; + uint16_t nlb; + uint8_t rsvd18[8]; + uint8_t sr[10]; + uint16_t apptag; + uint16_t appmask; +} NvmeCopySourceRangeFormat1; =20 enum NvmeAsyncEventRequest { NVME_AER_TYPE_ERROR =3D 0, @@ -908,6 +921,7 @@ enum NvmeStatusCodes { NVME_CMP_FAILURE =3D 0x0285, NVME_ACCESS_DENIED =3D 0x0286, NVME_DULB =3D 0x0287, + NVME_E2E_STORAGE_TAG_ERROR =3D 0x0288, NVME_MORE =3D 0x2000, NVME_DNR =3D 0x4000, NVME_NO_COMPLETE =3D 0xffff, @@ -1135,7 +1149,8 @@ enum NvmeIdCtrlOncs { }; =20 enum NvmeIdCtrlOcfs { - NVME_OCFS_COPY_FORMAT_0 =3D 1 << 0, + NVME_OCFS_COPY_FORMAT_0 =3D 1 << NVME_COPY_FORMAT_0, + NVME_OCFS_COPY_FORMAT_1 =3D 1 << NVME_COPY_FORMAT_1, }; =20 enum NvmeIdctrlVwc { @@ -1282,6 +1297,7 @@ typedef struct QEMU_PACKED NvmeLBAFE { } NvmeLBAFE; =20 #define NVME_NSID_BROADCAST 0xffffffff +#define NVME_MAX_NLBAF 64 =20 typedef struct QEMU_PACKED NvmeIdNs { uint64_t nsze; @@ -1316,10 +1332,20 @@ typedef struct QEMU_PACKED NvmeIdNs { uint8_t rsvd81[23]; uint8_t nguid[16]; uint64_t eui64; - NvmeLBAF lbaf[64]; + NvmeLBAF lbaf[NVME_MAX_NLBAF]; uint8_t vs[3712]; } NvmeIdNs; =20 +#define NVME_ID_NS_NVM_ELBAF_PIF(elbaf) (((elbaf) >> 7) & 0x3) + +typedef struct QEMU_PACKED NvmeIdNsNvm { + uint64_t lbstm; + uint8_t pic; + uint8_t rsvd9[3]; + uint32_t elbaf[NVME_MAX_NLBAF]; + uint8_t rsvd268[3828]; +} NvmeIdNsNvm; + typedef struct QEMU_PACKED NvmeIdNsDescr { uint8_t nidt; uint8_t nidl; @@ -1421,10 +1447,23 @@ enum NvmeIdNsMc { =20 #define NVME_ID_NS_DPS_TYPE(dps) (dps & NVME_ID_NS_DPS_TYPE_MASK) =20 -typedef struct NvmeDifTuple { - uint16_t guard; - uint16_t apptag; - uint32_t reftag; +enum NvmePIFormat { + NVME_PI_GUARD_16 =3D 0, + NVME_PI_GUARD_64 =3D 2, +}; + +typedef union NvmeDifTuple { + struct { + uint16_t guard; + uint16_t apptag; + uint32_t reftag; + } g16; + + struct { + uint64_t guard; + uint16_t apptag; + uint8_t sr[6]; + } g64; } NvmeDifTuple; =20 enum NvmeZoneAttr { @@ -1521,7 +1560,8 @@ static inline void _nvme_check_size(void) QEMU_BUILD_BUG_ON(sizeof(NvmeZonedResult) !=3D 8); QEMU_BUILD_BUG_ON(sizeof(NvmeCqe) !=3D 16); QEMU_BUILD_BUG_ON(sizeof(NvmeDsmRange) !=3D 16); - QEMU_BUILD_BUG_ON(sizeof(NvmeCopySourceRange) !=3D 32); + QEMU_BUILD_BUG_ON(sizeof(NvmeCopySourceRangeFormat0) !=3D 32); + QEMU_BUILD_BUG_ON(sizeof(NvmeCopySourceRangeFormat1) !=3D 40); QEMU_BUILD_BUG_ON(sizeof(NvmeCmd) !=3D 64); QEMU_BUILD_BUG_ON(sizeof(NvmeDeleteQ) !=3D 64); QEMU_BUILD_BUG_ON(sizeof(NvmeCreateCq) !=3D 64); @@ -1542,10 +1582,11 @@ static inline void _nvme_check_size(void) QEMU_BUILD_BUG_ON(sizeof(NvmeLBAF) !=3D 4); QEMU_BUILD_BUG_ON(sizeof(NvmeLBAFE) !=3D 16); QEMU_BUILD_BUG_ON(sizeof(NvmeIdNs) !=3D 4096); + QEMU_BUILD_BUG_ON(sizeof(NvmeIdNsNvm) !=3D 4096); QEMU_BUILD_BUG_ON(sizeof(NvmeIdNsZoned) !=3D 4096); QEMU_BUILD_BUG_ON(sizeof(NvmeSglDescriptor) !=3D 16); QEMU_BUILD_BUG_ON(sizeof(NvmeIdNsDescr) !=3D 4); QEMU_BUILD_BUG_ON(sizeof(NvmeZoneDescr) !=3D 64); - QEMU_BUILD_BUG_ON(sizeof(NvmeDifTuple) !=3D 8); + QEMU_BUILD_BUG_ON(sizeof(NvmeDifTuple) !=3D 16); } #endif --=20 2.35.1