From nobody Tue Dec 16 03:21:37 2025 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=fail; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1644001986341409.2267320079151; Fri, 4 Feb 2022 11:13:06 -0800 (PST) Received: from localhost ([::1]:57514 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nG410-0000kf-Ph for importer@patchew.org; Fri, 04 Feb 2022 14:13:02 -0500 Received: from eggs.gnu.org ([209.51.188.92]:39642) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nG2hG-0005kZ-Pz for qemu-devel@nongnu.org; Fri, 04 Feb 2022 12:48:36 -0500 Received: from [2a00:1450:4864:20::430] (port=37627 helo=mail-wr1-x430.google.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1nG2hC-0003vJ-SB for qemu-devel@nongnu.org; Fri, 04 Feb 2022 12:48:34 -0500 Received: by mail-wr1-x430.google.com with SMTP id w11so12739689wra.4 for ; Fri, 04 Feb 2022 09:48:21 -0800 (PST) Received: from localhost.localdomain ([122.167.157.188]) by smtp.gmail.com with ESMTPSA id f13sm11381876wmq.29.2022.02.04.09.48.15 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 04 Feb 2022 09:48:19 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=brainfault-org.20210112.gappssmtp.com; s=20210112; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=ZO/0S2NQc3SEeipGrSMgSGKCMvukktNFfZTHuhQZWlA=; b=t5WBAvdKwQNJxIWN7fEz1eh2awTFGBq9X6bk5wsZq4mPBBJzqnu6b1sMjdwbwUEi8J 6I/12h2t+e2+3EOHJzRpD+GqHwFBz0GE1zOp/is+dxcEQShDnB5suRhXCiW40kHt6AYA jGjvkl1wBmJPNMWLpsp51XErUfnuDaLvy6bX4GrU84ZJCTVdxvnKmfpSLTSAM26BjlH0 4Myo3OSJI1x8RxIHu4sGyVOEdf8ErPW3OGKeUEOnovSaQyk2ZonIysO69VG5DuvPB2hQ /UTc6Z9sn4Lat6WI4SHKWgLItUshLhf+Ob8PJNLTyqFpCXZZffiO1gEWivLY7dXXKkYq yQ5w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ZO/0S2NQc3SEeipGrSMgSGKCMvukktNFfZTHuhQZWlA=; b=l0CqjnxQpSRKQFGiCUSggb5bumY1LfDs6z5Srak9GqRgpkv1ba15YeDwXxYu4MrsM0 pzDgiKdv4O72Ue4fhtdiIUeCacffZkPdgILZwpML69xC7GZS2rztcLolr8bGmqWL3cMQ 6h1WrPbvt7fWYuPPK0mCajuTJK8A9Fz9l8lyCLiiBrejrF8fgPYfmzPyHr89NdrUfF6g otczBUjHaPX1kt9M2ODMi6XzPic5XYLxp78ajynCfi+2zXTH0TfRGcWKYUa5blDbYl6B Hc5eRp/g2XpVZdL/FZsa06IV+0jHWLWTRlc6E8qb5Ug4XY6sFQbRgUCct3uoSeb+SHoE a5iw== X-Gm-Message-State: AOAM533sGqI0LafPYxVyb8UHm/AR31PFlCFKxaRdPKU/uqXMI1hE9Dzm L9AUFOntdSBhk/ycCmX7dTd9+0awwJ+ybw== X-Google-Smtp-Source: ABdhPJyediFk/LhmEcGvDcv5/+L/FO3qogcmvmhiHzi/sABOclPNH3LxTw9l6Xa/ic7kjrG7VsFbhA== X-Received: by 2002:a5d:6409:: with SMTP id z9mr3349140wru.587.1643996900429; Fri, 04 Feb 2022 09:48:20 -0800 (PST) From: Anup Patel To: Peter Maydell , Palmer Dabbelt , Alistair Francis , Sagar Karandikar Subject: [PATCH v9 13/23] target/riscv: Implement AIA mtopi, stopi, and vstopi CSRs Date: Fri, 4 Feb 2022 23:16:49 +0530 Message-Id: <20220204174700.534953-14-anup@brainfault.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220204174700.534953-1-anup@brainfault.org> References: <20220204174700.534953-1-anup@brainfault.org> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-Host-Lookup-Failed: Reverse DNS lookup failed for 2a00:1450:4864:20::430 (failed) Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: none client-ip=2a00:1450:4864:20::430; envelope-from=anup@brainfault.org; helo=mail-wr1-x430.google.com X-Spam_score_int: -10 X-Spam_score: -1.1 X-Spam_bar: - X-Spam_report: (-1.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, PDS_HP_HELO_NORDNS=0.001, RCVD_IN_DNSWL_NONE=-0.0001, RDNS_NONE=0.793, SPF_HELO_NONE=0.001, SPF_NONE=0.001, T_SCC_BODY_TEXT_LINE=-0.01 autolearn=no autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: qemu-riscv@nongnu.org, Frank Chang , Anup Patel , qemu-devel@nongnu.org, Atish Patra , Bin Meng Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: fail (Header signature does not verify) X-ZM-MESSAGEID: 1644001988525100001 Content-Type: text/plain; charset="utf-8" From: Anup Patel The AIA specification introduces new [m|s|vs]topi CSRs for reporting pending local IRQ number and associated IRQ priority. Signed-off-by: Anup Patel Signed-off-by: Anup Patel Reviewed-by: Frank Chang --- target/riscv/csr.c | 156 +++++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 156 insertions(+) diff --git a/target/riscv/csr.c b/target/riscv/csr.c index 00f55f47ed..b052de6b38 100644 --- a/target/riscv/csr.c +++ b/target/riscv/csr.c @@ -194,6 +194,15 @@ static int smode32(CPURISCVState *env, int csrno) return smode(env, csrno); } =20 +static int aia_smode(CPURISCVState *env, int csrno) +{ + if (!riscv_feature(env, RISCV_FEATURE_AIA)) { + return RISCV_EXCP_ILLEGAL_INST; + } + + return smode(env, csrno); +} + static int aia_smode32(CPURISCVState *env, int csrno) { if (!riscv_feature(env, RISCV_FEATURE_AIA)) { @@ -517,6 +526,8 @@ static RISCVException read_timeh(CPURISCVState *env, in= t csrno, #define VS_MODE_INTERRUPTS ((uint64_t)(MIP_VSSIP | MIP_VSTIP | MIP_VSEIP)) #define HS_MODE_INTERRUPTS ((uint64_t)(MIP_SGEIP | VS_MODE_INTERRUPTS)) =20 +#define VSTOPI_NUM_SRCS 5 + static const uint64_t delegable_ints =3D S_MODE_INTERRUPTS | VS_MODE_INTERRUPTS; static const uint64_t vs_delegable_ints =3D VS_MODE_INTERRUPTS; @@ -898,6 +909,28 @@ static RISCVException rmw_mieh(CPURISCVState *env, int= csrno, return ret; } =20 +static int read_mtopi(CPURISCVState *env, int csrno, target_ulong *val) +{ + int irq; + uint8_t iprio; + + irq =3D riscv_cpu_mirq_pending(env); + if (irq <=3D 0 || irq > 63) { + *val =3D 0; + } else { + iprio =3D env->miprio[irq]; + if (!iprio) { + if (riscv_cpu_default_priority(irq) > IPRIO_DEFAULT_M) { + iprio =3D IPRIO_MMAXIPRIO; + } + } + *val =3D (irq & TOPI_IID_MASK) << TOPI_IID_SHIFT; + *val |=3D iprio; + } + + return RISCV_EXCP_NONE; +} + static RISCVException read_mtvec(CPURISCVState *env, int csrno, target_ulong *val) { @@ -1478,6 +1511,120 @@ static RISCVException write_satp(CPURISCVState *env= , int csrno, return RISCV_EXCP_NONE; } =20 +static int read_vstopi(CPURISCVState *env, int csrno, target_ulong *val) +{ + int irq, ret; + target_ulong topei; + uint64_t vseip, vsgein; + uint32_t iid, iprio, hviid, hviprio, gein; + uint32_t s, scount =3D 0, siid[VSTOPI_NUM_SRCS], siprio[VSTOPI_NUM_SRC= S]; + + gein =3D get_field(env->hstatus, HSTATUS_VGEIN); + hviid =3D get_field(env->hvictl, HVICTL_IID); + hviprio =3D get_field(env->hvictl, HVICTL_IPRIO); + + if (gein) { + vsgein =3D (env->hgeip & (1ULL << gein)) ? MIP_VSEIP : 0; + vseip =3D env->mie & (env->mip | vsgein) & MIP_VSEIP; + if (gein <=3D env->geilen && vseip) { + siid[scount] =3D IRQ_S_EXT; + siprio[scount] =3D IPRIO_MMAXIPRIO + 1; + if (env->aia_ireg_rmw_fn[PRV_S]) { + /* + * Call machine specific IMSIC register emulation for + * reading TOPEI. + */ + ret =3D env->aia_ireg_rmw_fn[PRV_S]( + env->aia_ireg_rmw_fn_arg[PRV_S], + AIA_MAKE_IREG(ISELECT_IMSIC_TOPEI, PRV_S, true, ge= in, + riscv_cpu_mxl_bits(env)), + &topei, 0, 0); + if (!ret && topei) { + siprio[scount] =3D topei & IMSIC_TOPEI_IPRIO_MASK; + } + } + scount++; + } + } else { + if (hviid =3D=3D IRQ_S_EXT && hviprio) { + siid[scount] =3D IRQ_S_EXT; + siprio[scount] =3D hviprio; + scount++; + } + } + + if (env->hvictl & HVICTL_VTI) { + if (hviid !=3D IRQ_S_EXT) { + siid[scount] =3D hviid; + siprio[scount] =3D hviprio; + scount++; + } + } else { + irq =3D riscv_cpu_vsirq_pending(env); + if (irq !=3D IRQ_S_EXT && 0 < irq && irq <=3D 63) { + siid[scount] =3D irq; + siprio[scount] =3D env->hviprio[irq]; + scount++; + } + } + + iid =3D 0; + iprio =3D UINT_MAX; + for (s =3D 0; s < scount; s++) { + if (siprio[s] < iprio) { + iid =3D siid[s]; + iprio =3D siprio[s]; + } + } + + if (iid) { + if (env->hvictl & HVICTL_IPRIOM) { + if (iprio > IPRIO_MMAXIPRIO) { + iprio =3D IPRIO_MMAXIPRIO; + } + if (!iprio) { + if (riscv_cpu_default_priority(iid) > IPRIO_DEFAULT_S) { + iprio =3D IPRIO_MMAXIPRIO; + } + } + } else { + iprio =3D 1; + } + } else { + iprio =3D 0; + } + + *val =3D (iid & TOPI_IID_MASK) << TOPI_IID_SHIFT; + *val |=3D iprio; + return RISCV_EXCP_NONE; +} + +static int read_stopi(CPURISCVState *env, int csrno, target_ulong *val) +{ + int irq; + uint8_t iprio; + + if (riscv_cpu_virt_enabled(env)) { + return read_vstopi(env, CSR_VSTOPI, val); + } + + irq =3D riscv_cpu_sirq_pending(env); + if (irq <=3D 0 || irq > 63) { + *val =3D 0; + } else { + iprio =3D env->siprio[irq]; + if (!iprio) { + if (riscv_cpu_default_priority(irq) > IPRIO_DEFAULT_S) { + iprio =3D IPRIO_MMAXIPRIO; + } + } + *val =3D (irq & TOPI_IID_MASK) << TOPI_IID_SHIFT; + *val |=3D iprio; + } + + return RISCV_EXCP_NONE; +} + /* Hypervisor Extensions */ static RISCVException read_hstatus(CPURISCVState *env, int csrno, target_ulong *val) @@ -2613,6 +2760,9 @@ riscv_csr_operations csr_ops[CSR_TABLE_SIZE] =3D { [CSR_MTVAL] =3D { "mtval", any, read_mtval, write_mtval }, [CSR_MIP] =3D { "mip", any, NULL, NULL, rmw_mip }, =20 + /* Machine-Level Interrupts (AIA) */ + [CSR_MTOPI] =3D { "mtopi", aia_any, read_mtopi }, + /* Virtual Interrupts for Supervisor Level (AIA) */ [CSR_MVIEN] =3D { "mvien", aia_any, read_zero, write_ignore }, [CSR_MVIP] =3D { "mvip", aia_any, read_zero, write_ignore }, @@ -2642,6 +2792,9 @@ riscv_csr_operations csr_ops[CSR_TABLE_SIZE] =3D { /* Supervisor Protection and Translation */ [CSR_SATP] =3D { "satp", smode, read_satp, write_satp = }, =20 + /* Supervisor-Level Interrupts (AIA) */ + [CSR_STOPI] =3D { "stopi", aia_smode, read_stopi }, + /* Supervisor-Level High-Half CSRs (AIA) */ [CSR_SIEH] =3D { "sieh", aia_smode32, NULL, NULL, rmw_sieh }, [CSR_SIPH] =3D { "siph", aia_smode32, NULL, NULL, rmw_siph }, @@ -2680,6 +2833,9 @@ riscv_csr_operations csr_ops[CSR_TABLE_SIZE] =3D { [CSR_HVIPRIO1] =3D { "hviprio1", aia_hmode, read_hviprio1, wri= te_hviprio1 }, [CSR_HVIPRIO2] =3D { "hviprio2", aia_hmode, read_hviprio2, wri= te_hviprio2 }, =20 + /* VS-Level Interrupts (H-extension with AIA) */ + [CSR_VSTOPI] =3D { "vstopi", aia_hmode, read_vstopi }, + /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */ [CSR_HIDELEGH] =3D { "hidelegh", aia_hmode32, NULL, NULL, rmw_hi= delegh }, [CSR_HVIENH] =3D { "hvienh", aia_hmode32, read_zero, write_i= gnore }, --=20 2.25.1