From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642781694; cv=pass; d=zohomail.com; s=zohoarc; b=cE6MLp3g0IvoJsSiH542ShIynJQTPCyuov49pCW0p5I8L3HwEYYd6MS6T1N+hWJeLnack4PqD7gEh7CYmylhtfCDRVqzps1/H9iFBMrMVGkhw4dFUtdSt6xY2AQU2KDNKtFb1jd595EJcppaJosrpIA3OXQbsjiXdvLIMSFHdH0= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642781694; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=h9aksEtVRW/DZBBq+1g70mk1b8ZuctpMr9Rgp0f7Yf8=; b=dm9yAxqkUxo1vEp/JLOai5NVzD6lRZ/D95S4BCITKDXHKIX4GQjPOt1W5p/D6LYo9TsV7wJP1Apc9Qcb4wdqlxsL+CY29WW2gdlnQ0LhBZQgOSO/tv7enm+BnYu4DQHnxVn+SdjVfu2JVer1krdb8tKMHfjC6YvMFnME8eWEzNw= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642781694345605.2162246779316; Fri, 21 Jan 2022 08:14:54 -0800 (PST) Received: from localhost ([::1]:50706 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwYq-0007c7-0Q for importer@patchew.org; Fri, 21 Jan 2022 11:14:50 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55270) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWA-0005DL-9K for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:02 -0500 Received: from mail-bn8nam12on2076.outbound.protection.outlook.com ([40.107.237.76]:65249 helo=NAM12-BN8-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwW5-00066w-3O for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:01 -0500 Received: from DM5PR21CA0043.namprd21.prod.outlook.com (2603:10b6:3:ed::29) by BN6PR02MB2609.namprd02.prod.outlook.com (2603:10b6:404:53::22) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.10; Fri, 21 Jan 2022 16:11:53 +0000 Received: from DM3NAM02FT032.eop-nam02.prod.protection.outlook.com (2603:10b6:3:ed:cafe::55) by DM5PR21CA0043.outlook.office365.com (2603:10b6:3:ed::29) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4930.9 via Frontend Transport; Fri, 21 Jan 2022 16:11:53 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (149.199.62.198) by DM3NAM02FT032.mail.protection.outlook.com (10.13.5.65) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:11:53 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:11:46 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:11:46 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwVu-0002nH-1d; Fri, 21 Jan 2022 08:11:46 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=GXacYl2/cbPf7Tbxzo1ZGjiYPcejnYbN7maUv1U7Ut4bHiuEKHZe+gPqaiaCbkR/ghXRYst2qLtn2RnBYSpFWuw3OvWDZGFZtYI4KppDQpIumZ6Eh2DAeJBK6XWzNbnahkp5CvKShfIXu6+LvZ2XE0TwWTsSC+r3Atxl3jIecLFMGkaZ5SmN5Smyxg3UEtJOWYoOcuybXC3yJZfQXPxae1h0KN/oFugVQnys0KLdiZXRk9yzXhgD1tAieQGAqKE2ZOvYOeho3PuE7pXaA4LdSuS17bmep5/EYjvBk3OpEyjpnApXhRwn/okx0KWUG2k0H1JceSUzkJzguDBd9AvP0Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=h9aksEtVRW/DZBBq+1g70mk1b8ZuctpMr9Rgp0f7Yf8=; b=DKbwc5g/C7WZM8TJW7D5lpUDqiN0Jjh9IbTPAqfZOwEOfTP5tclD9fuG2NN9jyivJllbAEUUhYxPZG831Rz+1zLzezL2l3KW0d7la0lCw8dwaBD1v7KTwV+d0Y/OuWMvjPzvTYq3np21glT3xsPTZ/VtdQP46edjCzr59+Mlb4KXjt4nN9fpyeYjljjVoKCSy+bIPsbT3qEi5hksEXqABZz5MJ0JoPtRnjYBO1Gx3j4yrdBY2+ly92Z3b0FsDM69+LFCGZWUk8B55cu0EgVFJyAHu4CiPcg8KIJS0SpSA2wYomH7GLJlukCOeA92f7BHSLLf/sTFJ/AHHB692TJzDg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=h9aksEtVRW/DZBBq+1g70mk1b8ZuctpMr9Rgp0f7Yf8=; b=MFfck9Au/m6fIr5w5S+bIOcHe2pfKtY1VR41y7+fsJbPbDdMxGp2DXQnzLTWM41EX/TNhtUWBWJqd392QKVUw1p3Q7WWy9MTDlwa7ZNDecPTxmALzl7bukWlN8dlW9LfJv8mw2PjsmQW2IDhzQZBUDwH/Ko0gGbQ7phsC+rod6k= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch02.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 01/10] hw/misc: Add a model of Versal's PMC SLCR Date: Fri, 21 Jan 2022 16:11:32 +0000 Message-ID: <20220121161141.14389-2-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 5b777a24-ca3b-442a-0785-08d9dcf8bd34 X-MS-TrafficTypeDiagnostic: BN6PR02MB2609:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:8273; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: TucFbQwyKZacCMHvddGpL363iFUI7YZ7dkVLUjmqtCDFkgfuYyDOjjiprIxTqXA6nvP8x4jSTNZ8IH3e3RfF4Pp1/TaCmBhbSMOCzhYoHzGn5EOYCChXAxatQX7CN5PTVO/u5QBn4bGHWs7qocKnd71PAg0voBwsL67RuuTpKAXq/AwE3DvIxDhUcJupfFlubIVFzARBCC6u0Ijr6vInjYFGAoGEQh08hhCU7ZQCLXRtqNVr23Z8tN9JQwUO6IVH5DuSZCpGpDAlw4LBY/EwGm5bVAopVLL3aoc/lPgj+Th4EcfTuUBLYA/L8XI+VLHW6aY+hLftG/itSdKbCjkJaUXPJV6lCYT8RC01oQ92zJDwsTP16XIpZuTt35iZ6YAfheAM/7bnX4222j+cQ1kps0iXwY1f49nc2YjxbXHIIW1Ek6zpoGjtJJs7ON7dUaliuvFIOWg+83Z6eW9rVS7bdyUVXNCJ4A2QhkAZphaiJbsjiAVjnD7x/6NKMg+RKKgvRMhiRcee3vWsjeOGabxX8eOgwSrwNQIoX+hdznzVnbtj++ShXcjG4TFKqc2vA8Cfh2MBOnv+EnzuQCpZAA2Z6MFRIOUf/OOoYJs2GYeKgRo8NYe/eoXMiVq1c8kVXqWcgNnNCPWsk9m16nXRQu/VkhIXOADwDncxdvbQU37djIfP4idhDhEnIxMD19GGaHlKlJTnGYsvYHBE3LjUu2vZO0e3FvuadpcCUWsLs28kQTyiaJ7Uae1ng8R2HsgqBfSAGmS4HhR3wOkL3ACAlenXTwAmSYfsHW80Zv13GFWT3b1V0ytPQdLL3WoX72YVoTU+uQDTeQvyz1PPDStGG2cHxLbAmKFwsoUHDUhO+83XY4J9dzlioVFmOKqmcwhirCV4 X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch02.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(36840700001)(46966006)(426003)(7636003)(8676002)(8936002)(1076003)(2906002)(186003)(4326008)(30864003)(316002)(356005)(47076005)(336012)(26005)(966005)(9786002)(6916009)(83380400001)(5660300002)(44832011)(36860700001)(6666004)(7696005)(2616005)(54906003)(36756003)(70206006)(70586007)(508600001)(82310400004)(102446001)(559001)(579004)(309714004); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:11:53.3002 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 5b777a24-ca3b-442a-0785-08d9dcf8bd34 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch02.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: DM3NAM02FT032.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BN6PR02MB2609 Received-SPF: pass client-ip=40.107.237.76; envelope-from=figlesia@xilinx.com; helo=NAM12-BN8-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001, UPPERCASE_50_75=0.008 autolearn=no autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642781696449100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a model of Versal's PMC SLCR (system-level control registers). Signed-off-by: Francisco Iglesias Signed-off-by: Edgar E. Iglesias Reviewed-by: Peter Maydell Reviewed-by: Luc Michel --- include/hw/misc/xlnx-versal-pmc-iou-slcr.h | 78 ++ hw/misc/xlnx-versal-pmc-iou-slcr.c | 1446 ++++++++++++++++++++++++= ++++ hw/misc/meson.build | 5 +- 3 files changed, 1528 insertions(+), 1 deletion(-) create mode 100644 include/hw/misc/xlnx-versal-pmc-iou-slcr.h create mode 100644 hw/misc/xlnx-versal-pmc-iou-slcr.c diff --git a/include/hw/misc/xlnx-versal-pmc-iou-slcr.h b/include/hw/misc/x= lnx-versal-pmc-iou-slcr.h new file mode 100644 index 0000000000..ab4e4b4f18 --- /dev/null +++ b/include/hw/misc/xlnx-versal-pmc-iou-slcr.h @@ -0,0 +1,78 @@ +/* + * Header file for the Xilinx Versal's PMC IOU SLCR + * + * Copyright (C) 2021 Xilinx Inc + * Written by Edgar E. Iglesias + * + * Permission is hereby granted, free of charge, to any person obtaining a= copy + * of this software and associated documentation files (the "Software"), t= o deal + * in the Software without restriction, including without limitation the r= ights + * to use, copy, modify, merge, publish, distribute, sublicense, and/or se= ll + * copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included= in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS= OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OT= HER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING= FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS = IN + * THE SOFTWARE. + */ + +/* + * This is a model of Xilinx Versal's PMC I/O Peripheral Control and Status + * module documented in Versal's Technical Reference manual [1] and the Ve= rsal + * ACAP Register reference [2]. + * + * References: + * + * [1] Versal ACAP Technical Reference Manual, + * https://www.xilinx.com/support/documentation/architecture-manuals/a= m011-versal-acap-trm.pdf + * + * [2] Versal ACAP Register Reference, + * https://www.xilinx.com/html_docs/registers/am012/am012-versal-regis= ter-reference.html#mod___pmc_iop_slcr.html + * + * QEMU interface: + * + sysbus MMIO region 0: MemoryRegion for the device's registers + * + sysbus IRQ 0: PMC (AXI and APB) parity error interrupt detected by th= e PMC + * I/O peripherals. + * + sysbus IRQ 1: Device interrupt. + * + Named GPIO output "sd-emmc-sel[0]": Enables 0: SD mode or 1: eMMC mod= e on + * SD/eMMC controller 0. + * + Named GPIO output "sd-emmc-sel[1]": Enables 0: SD mode or 1: eMMC mod= e on + * SD/eMMC controller 1. + * + Named GPIO output "qspi-ospi-mux-sel": Selects 0: QSPI linear region = or 1: + * OSPI linear region. + * + Named GPIO output "ospi-mux-sel": Selects 0: OSPI Indirect access mod= e or + * 1: OSPI direct access mode. + */ + +#ifndef XILINX_VERSAL_PMC_IOU_SLCR_H +#define XILINX_VERSAL_PMC_IOU_SLCR_H + +#include "hw/register.h" + +#define TYPE_XILINX_VERSAL_PMC_IOU_SLCR "xlnx.versal-pmc-iou-slcr" + +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalPmcIouSlcr, XILINX_VERSAL_PMC_IOU_SLC= R) + +#define XILINX_VERSAL_PMC_IOU_SLCR_R_MAX (0x828 / 4 + 1) + +struct XlnxVersalPmcIouSlcr { + SysBusDevice parent_obj; + MemoryRegion iomem; + qemu_irq irq_parity_imr; + qemu_irq irq_imr; + qemu_irq sd_emmc_sel[2]; + qemu_irq qspi_ospi_mux_sel; + qemu_irq ospi_mux_sel; + + uint32_t regs[XILINX_VERSAL_PMC_IOU_SLCR_R_MAX]; + RegisterInfo regs_info[XILINX_VERSAL_PMC_IOU_SLCR_R_MAX]; +}; + +#endif /* XILINX_VERSAL_PMC_IOU_SLCR_H */ diff --git a/hw/misc/xlnx-versal-pmc-iou-slcr.c b/hw/misc/xlnx-versal-pmc-i= ou-slcr.c new file mode 100644 index 0000000000..07b7ebc217 --- /dev/null +++ b/hw/misc/xlnx-versal-pmc-iou-slcr.c @@ -0,0 +1,1446 @@ +/* + * QEMU model of Versal's PMC IOU SLCR (system level control registers) + * + * Copyright (c) 2021 Xilinx Inc. + * Written by Edgar E. Iglesias + * + * Permission is hereby granted, free of charge, to any person obtaining a= copy + * of this software and associated documentation files (the "Software"), t= o deal + * in the Software without restriction, including without limitation the r= ights + * to use, copy, modify, merge, publish, distribute, sublicense, and/or se= ll + * copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included= in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS= OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OT= HER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING= FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS = IN + * THE SOFTWARE. + */ + +#include "qemu/osdep.h" +#include "hw/sysbus.h" +#include "hw/register.h" +#include "hw/irq.h" +#include "qemu/bitops.h" +#include "qemu/log.h" +#include "migration/vmstate.h" +#include "hw/qdev-properties.h" +#include "hw/misc/xlnx-versal-pmc-iou-slcr.h" + +#ifndef XILINX_VERSAL_PMC_IOU_SLCR_ERR_DEBUG +#define XILINX_VERSAL_PMC_IOU_SLCR_ERR_DEBUG 0 +#endif + +REG32(MIO_PIN_0, 0x0) + FIELD(MIO_PIN_0, L3_SEL, 7, 3) + FIELD(MIO_PIN_0, L2_SEL, 5, 2) + FIELD(MIO_PIN_0, L1_SEL, 3, 2) + FIELD(MIO_PIN_0, L0_SEL, 1, 2) +REG32(MIO_PIN_1, 0x4) + FIELD(MIO_PIN_1, L3_SEL, 7, 3) + FIELD(MIO_PIN_1, L2_SEL, 5, 2) + FIELD(MIO_PIN_1, L1_SEL, 3, 2) + FIELD(MIO_PIN_1, L0_SEL, 1, 2) +REG32(MIO_PIN_2, 0x8) + FIELD(MIO_PIN_2, L3_SEL, 7, 3) + FIELD(MIO_PIN_2, L2_SEL, 5, 2) + FIELD(MIO_PIN_2, L1_SEL, 3, 2) + FIELD(MIO_PIN_2, L0_SEL, 1, 2) +REG32(MIO_PIN_3, 0xc) + FIELD(MIO_PIN_3, L3_SEL, 7, 3) + FIELD(MIO_PIN_3, L2_SEL, 5, 2) + FIELD(MIO_PIN_3, L1_SEL, 3, 2) + FIELD(MIO_PIN_3, L0_SEL, 1, 2) +REG32(MIO_PIN_4, 0x10) + FIELD(MIO_PIN_4, L3_SEL, 7, 3) + FIELD(MIO_PIN_4, L2_SEL, 5, 2) + FIELD(MIO_PIN_4, L1_SEL, 3, 2) + FIELD(MIO_PIN_4, L0_SEL, 1, 2) +REG32(MIO_PIN_5, 0x14) + FIELD(MIO_PIN_5, L3_SEL, 7, 3) + FIELD(MIO_PIN_5, L2_SEL, 5, 2) + FIELD(MIO_PIN_5, L1_SEL, 3, 2) + FIELD(MIO_PIN_5, L0_SEL, 1, 2) +REG32(MIO_PIN_6, 0x18) + FIELD(MIO_PIN_6, L3_SEL, 7, 3) + FIELD(MIO_PIN_6, L2_SEL, 5, 2) + FIELD(MIO_PIN_6, L1_SEL, 3, 2) + FIELD(MIO_PIN_6, L0_SEL, 1, 2) +REG32(MIO_PIN_7, 0x1c) + FIELD(MIO_PIN_7, L3_SEL, 7, 3) + FIELD(MIO_PIN_7, L2_SEL, 5, 2) + FIELD(MIO_PIN_7, L1_SEL, 3, 2) + FIELD(MIO_PIN_7, L0_SEL, 1, 2) +REG32(MIO_PIN_8, 0x20) + FIELD(MIO_PIN_8, L3_SEL, 7, 3) + FIELD(MIO_PIN_8, L2_SEL, 5, 2) + FIELD(MIO_PIN_8, L1_SEL, 3, 2) + FIELD(MIO_PIN_8, L0_SEL, 1, 2) +REG32(MIO_PIN_9, 0x24) + FIELD(MIO_PIN_9, L3_SEL, 7, 3) + FIELD(MIO_PIN_9, L2_SEL, 5, 2) + FIELD(MIO_PIN_9, L1_SEL, 3, 2) + FIELD(MIO_PIN_9, L0_SEL, 1, 2) +REG32(MIO_PIN_10, 0x28) + FIELD(MIO_PIN_10, L3_SEL, 7, 3) + FIELD(MIO_PIN_10, L2_SEL, 5, 2) + FIELD(MIO_PIN_10, L1_SEL, 3, 2) + FIELD(MIO_PIN_10, L0_SEL, 1, 2) +REG32(MIO_PIN_11, 0x2c) + FIELD(MIO_PIN_11, L3_SEL, 7, 3) + FIELD(MIO_PIN_11, L2_SEL, 5, 2) + FIELD(MIO_PIN_11, L1_SEL, 3, 2) + FIELD(MIO_PIN_11, L0_SEL, 1, 2) +REG32(MIO_PIN_12, 0x30) + FIELD(MIO_PIN_12, L3_SEL, 7, 3) + FIELD(MIO_PIN_12, L2_SEL, 5, 2) + FIELD(MIO_PIN_12, L1_SEL, 3, 2) + FIELD(MIO_PIN_12, L0_SEL, 1, 2) +REG32(MIO_PIN_13, 0x34) + FIELD(MIO_PIN_13, L3_SEL, 7, 3) + FIELD(MIO_PIN_13, L2_SEL, 5, 2) + FIELD(MIO_PIN_13, L1_SEL, 3, 2) + FIELD(MIO_PIN_13, L0_SEL, 1, 2) +REG32(MIO_PIN_14, 0x38) + FIELD(MIO_PIN_14, L3_SEL, 7, 3) + FIELD(MIO_PIN_14, L2_SEL, 5, 2) + FIELD(MIO_PIN_14, L1_SEL, 3, 2) + FIELD(MIO_PIN_14, L0_SEL, 1, 2) +REG32(MIO_PIN_15, 0x3c) + FIELD(MIO_PIN_15, L3_SEL, 7, 3) + FIELD(MIO_PIN_15, L2_SEL, 5, 2) + FIELD(MIO_PIN_15, L1_SEL, 3, 2) + FIELD(MIO_PIN_15, L0_SEL, 1, 2) +REG32(MIO_PIN_16, 0x40) + FIELD(MIO_PIN_16, L3_SEL, 7, 3) + FIELD(MIO_PIN_16, L2_SEL, 5, 2) + FIELD(MIO_PIN_16, L1_SEL, 3, 2) + FIELD(MIO_PIN_16, L0_SEL, 1, 2) +REG32(MIO_PIN_17, 0x44) + FIELD(MIO_PIN_17, L3_SEL, 7, 3) + FIELD(MIO_PIN_17, L2_SEL, 5, 2) + FIELD(MIO_PIN_17, L1_SEL, 3, 2) + FIELD(MIO_PIN_17, L0_SEL, 1, 2) +REG32(MIO_PIN_18, 0x48) + FIELD(MIO_PIN_18, L3_SEL, 7, 3) + FIELD(MIO_PIN_18, L2_SEL, 5, 2) + FIELD(MIO_PIN_18, L1_SEL, 3, 2) + FIELD(MIO_PIN_18, L0_SEL, 1, 2) +REG32(MIO_PIN_19, 0x4c) + FIELD(MIO_PIN_19, L3_SEL, 7, 3) + FIELD(MIO_PIN_19, L2_SEL, 5, 2) + FIELD(MIO_PIN_19, L1_SEL, 3, 2) + FIELD(MIO_PIN_19, L0_SEL, 1, 2) +REG32(MIO_PIN_20, 0x50) + FIELD(MIO_PIN_20, L3_SEL, 7, 3) + FIELD(MIO_PIN_20, L2_SEL, 5, 2) + FIELD(MIO_PIN_20, L1_SEL, 3, 2) + FIELD(MIO_PIN_20, L0_SEL, 1, 2) +REG32(MIO_PIN_21, 0x54) + FIELD(MIO_PIN_21, L3_SEL, 7, 3) + FIELD(MIO_PIN_21, L2_SEL, 5, 2) + FIELD(MIO_PIN_21, L1_SEL, 3, 2) + FIELD(MIO_PIN_21, L0_SEL, 1, 2) +REG32(MIO_PIN_22, 0x58) + FIELD(MIO_PIN_22, L3_SEL, 7, 3) + FIELD(MIO_PIN_22, L2_SEL, 5, 2) + FIELD(MIO_PIN_22, L1_SEL, 3, 2) + FIELD(MIO_PIN_22, L0_SEL, 1, 2) +REG32(MIO_PIN_23, 0x5c) + FIELD(MIO_PIN_23, L3_SEL, 7, 3) + FIELD(MIO_PIN_23, L2_SEL, 5, 2) + FIELD(MIO_PIN_23, L1_SEL, 3, 2) + FIELD(MIO_PIN_23, L0_SEL, 1, 2) +REG32(MIO_PIN_24, 0x60) + FIELD(MIO_PIN_24, L3_SEL, 7, 3) + FIELD(MIO_PIN_24, L2_SEL, 5, 2) + FIELD(MIO_PIN_24, L1_SEL, 3, 2) + FIELD(MIO_PIN_24, L0_SEL, 1, 2) +REG32(MIO_PIN_25, 0x64) + FIELD(MIO_PIN_25, L3_SEL, 7, 3) + FIELD(MIO_PIN_25, L2_SEL, 5, 2) + FIELD(MIO_PIN_25, L1_SEL, 3, 2) + FIELD(MIO_PIN_25, L0_SEL, 1, 2) +REG32(MIO_PIN_26, 0x68) + FIELD(MIO_PIN_26, L3_SEL, 7, 3) + FIELD(MIO_PIN_26, L2_SEL, 5, 2) + FIELD(MIO_PIN_26, L1_SEL, 3, 2) + FIELD(MIO_PIN_26, L0_SEL, 1, 2) +REG32(MIO_PIN_27, 0x6c) + FIELD(MIO_PIN_27, L3_SEL, 7, 3) + FIELD(MIO_PIN_27, L2_SEL, 5, 2) + FIELD(MIO_PIN_27, L1_SEL, 3, 2) + FIELD(MIO_PIN_27, L0_SEL, 1, 2) +REG32(MIO_PIN_28, 0x70) + FIELD(MIO_PIN_28, L3_SEL, 7, 3) + FIELD(MIO_PIN_28, L2_SEL, 5, 2) + FIELD(MIO_PIN_28, L1_SEL, 3, 2) + FIELD(MIO_PIN_28, L0_SEL, 1, 2) +REG32(MIO_PIN_29, 0x74) + FIELD(MIO_PIN_29, L3_SEL, 7, 3) + FIELD(MIO_PIN_29, L2_SEL, 5, 2) + FIELD(MIO_PIN_29, L1_SEL, 3, 2) + FIELD(MIO_PIN_29, L0_SEL, 1, 2) +REG32(MIO_PIN_30, 0x78) + FIELD(MIO_PIN_30, L3_SEL, 7, 3) + FIELD(MIO_PIN_30, L2_SEL, 5, 2) + FIELD(MIO_PIN_30, L1_SEL, 3, 2) + FIELD(MIO_PIN_30, L0_SEL, 1, 2) +REG32(MIO_PIN_31, 0x7c) + FIELD(MIO_PIN_31, L3_SEL, 7, 3) + FIELD(MIO_PIN_31, L2_SEL, 5, 2) + FIELD(MIO_PIN_31, L1_SEL, 3, 2) + FIELD(MIO_PIN_31, L0_SEL, 1, 2) +REG32(MIO_PIN_32, 0x80) + FIELD(MIO_PIN_32, L3_SEL, 7, 3) + FIELD(MIO_PIN_32, L2_SEL, 5, 2) + FIELD(MIO_PIN_32, L1_SEL, 3, 2) + FIELD(MIO_PIN_32, L0_SEL, 1, 2) +REG32(MIO_PIN_33, 0x84) + FIELD(MIO_PIN_33, L3_SEL, 7, 3) + FIELD(MIO_PIN_33, L2_SEL, 5, 2) + FIELD(MIO_PIN_33, L1_SEL, 3, 2) + FIELD(MIO_PIN_33, L0_SEL, 1, 2) +REG32(MIO_PIN_34, 0x88) + FIELD(MIO_PIN_34, L3_SEL, 7, 3) + FIELD(MIO_PIN_34, L2_SEL, 5, 2) + FIELD(MIO_PIN_34, L1_SEL, 3, 2) + FIELD(MIO_PIN_34, L0_SEL, 1, 2) +REG32(MIO_PIN_35, 0x8c) + FIELD(MIO_PIN_35, L3_SEL, 7, 3) + FIELD(MIO_PIN_35, L2_SEL, 5, 2) + FIELD(MIO_PIN_35, L1_SEL, 3, 2) + FIELD(MIO_PIN_35, L0_SEL, 1, 2) +REG32(MIO_PIN_36, 0x90) + FIELD(MIO_PIN_36, L3_SEL, 7, 3) + FIELD(MIO_PIN_36, L2_SEL, 5, 2) + FIELD(MIO_PIN_36, L1_SEL, 3, 2) + FIELD(MIO_PIN_36, L0_SEL, 1, 2) +REG32(MIO_PIN_37, 0x94) + FIELD(MIO_PIN_37, L3_SEL, 7, 3) + FIELD(MIO_PIN_37, L2_SEL, 5, 2) + FIELD(MIO_PIN_37, L1_SEL, 3, 2) + FIELD(MIO_PIN_37, L0_SEL, 1, 2) +REG32(MIO_PIN_38, 0x98) + FIELD(MIO_PIN_38, L3_SEL, 7, 3) + FIELD(MIO_PIN_38, L2_SEL, 5, 2) + FIELD(MIO_PIN_38, L1_SEL, 3, 2) + FIELD(MIO_PIN_38, L0_SEL, 1, 2) +REG32(MIO_PIN_39, 0x9c) + FIELD(MIO_PIN_39, L3_SEL, 7, 3) + FIELD(MIO_PIN_39, L2_SEL, 5, 2) + FIELD(MIO_PIN_39, L1_SEL, 3, 2) + FIELD(MIO_PIN_39, L0_SEL, 1, 2) +REG32(MIO_PIN_40, 0xa0) + FIELD(MIO_PIN_40, L3_SEL, 7, 3) + FIELD(MIO_PIN_40, L2_SEL, 5, 2) + FIELD(MIO_PIN_40, L1_SEL, 3, 2) + FIELD(MIO_PIN_40, L0_SEL, 1, 2) +REG32(MIO_PIN_41, 0xa4) + FIELD(MIO_PIN_41, L3_SEL, 7, 3) + FIELD(MIO_PIN_41, L2_SEL, 5, 2) + FIELD(MIO_PIN_41, L1_SEL, 3, 2) + FIELD(MIO_PIN_41, L0_SEL, 1, 2) +REG32(MIO_PIN_42, 0xa8) + FIELD(MIO_PIN_42, L3_SEL, 7, 3) + FIELD(MIO_PIN_42, L2_SEL, 5, 2) + FIELD(MIO_PIN_42, L1_SEL, 3, 2) + FIELD(MIO_PIN_42, L0_SEL, 1, 2) +REG32(MIO_PIN_43, 0xac) + FIELD(MIO_PIN_43, L3_SEL, 7, 3) + FIELD(MIO_PIN_43, L2_SEL, 5, 2) + FIELD(MIO_PIN_43, L1_SEL, 3, 2) + FIELD(MIO_PIN_43, L0_SEL, 1, 2) +REG32(MIO_PIN_44, 0xb0) + FIELD(MIO_PIN_44, L3_SEL, 7, 3) + FIELD(MIO_PIN_44, L2_SEL, 5, 2) + FIELD(MIO_PIN_44, L1_SEL, 3, 2) + FIELD(MIO_PIN_44, L0_SEL, 1, 2) +REG32(MIO_PIN_45, 0xb4) + FIELD(MIO_PIN_45, L3_SEL, 7, 3) + FIELD(MIO_PIN_45, L2_SEL, 5, 2) + FIELD(MIO_PIN_45, L1_SEL, 3, 2) + FIELD(MIO_PIN_45, L0_SEL, 1, 2) +REG32(MIO_PIN_46, 0xb8) + FIELD(MIO_PIN_46, L3_SEL, 7, 3) + FIELD(MIO_PIN_46, L2_SEL, 5, 2) + FIELD(MIO_PIN_46, L1_SEL, 3, 2) + FIELD(MIO_PIN_46, L0_SEL, 1, 2) +REG32(MIO_PIN_47, 0xbc) + FIELD(MIO_PIN_47, L3_SEL, 7, 3) + FIELD(MIO_PIN_47, L2_SEL, 5, 2) + FIELD(MIO_PIN_47, L1_SEL, 3, 2) + FIELD(MIO_PIN_47, L0_SEL, 1, 2) +REG32(MIO_PIN_48, 0xc0) + FIELD(MIO_PIN_48, L3_SEL, 7, 3) + FIELD(MIO_PIN_48, L2_SEL, 5, 2) + FIELD(MIO_PIN_48, L1_SEL, 3, 2) + FIELD(MIO_PIN_48, L0_SEL, 1, 2) +REG32(MIO_PIN_49, 0xc4) + FIELD(MIO_PIN_49, L3_SEL, 7, 3) + FIELD(MIO_PIN_49, L2_SEL, 5, 2) + FIELD(MIO_PIN_49, L1_SEL, 3, 2) + FIELD(MIO_PIN_49, L0_SEL, 1, 2) +REG32(MIO_PIN_50, 0xc8) + FIELD(MIO_PIN_50, L3_SEL, 7, 3) + FIELD(MIO_PIN_50, L2_SEL, 5, 2) + FIELD(MIO_PIN_50, L1_SEL, 3, 2) + FIELD(MIO_PIN_50, L0_SEL, 1, 2) +REG32(MIO_PIN_51, 0xcc) + FIELD(MIO_PIN_51, L3_SEL, 7, 3) + FIELD(MIO_PIN_51, L2_SEL, 5, 2) + FIELD(MIO_PIN_51, L1_SEL, 3, 2) + FIELD(MIO_PIN_51, L0_SEL, 1, 2) +REG32(BNK0_EN_RX, 0x100) + FIELD(BNK0_EN_RX, BNK0_EN_RX, 0, 26) +REG32(BNK0_SEL_RX0, 0x104) +REG32(BNK0_SEL_RX1, 0x108) + FIELD(BNK0_SEL_RX1, BNK0_SEL_RX, 0, 20) +REG32(BNK0_EN_RX_SCHMITT_HYST, 0x10c) + FIELD(BNK0_EN_RX_SCHMITT_HYST, BNK0_EN_RX_SCHMITT_HYST, 0, 26) +REG32(BNK0_EN_WK_PD, 0x110) + FIELD(BNK0_EN_WK_PD, BNK0_EN_WK_PD, 0, 26) +REG32(BNK0_EN_WK_PU, 0x114) + FIELD(BNK0_EN_WK_PU, BNK0_EN_WK_PU, 0, 26) +REG32(BNK0_SEL_DRV0, 0x118) +REG32(BNK0_SEL_DRV1, 0x11c) + FIELD(BNK0_SEL_DRV1, BNK0_SEL_DRV, 0, 20) +REG32(BNK0_SEL_SLEW, 0x120) + FIELD(BNK0_SEL_SLEW, BNK0_SEL_SLEW, 0, 26) +REG32(BNK0_EN_DFT_OPT_INV, 0x124) + FIELD(BNK0_EN_DFT_OPT_INV, BNK0_EN_DFT_OPT_INV, 0, 26) +REG32(BNK0_EN_PAD2PAD_LOOPBACK, 0x128) + FIELD(BNK0_EN_PAD2PAD_LOOPBACK, BNK0_EN_PAD2PAD_LOOPBACK, 0, 13) +REG32(BNK0_RX_SPARE0, 0x12c) +REG32(BNK0_RX_SPARE1, 0x130) + FIELD(BNK0_RX_SPARE1, BNK0_RX_SPARE, 0, 20) +REG32(BNK0_TX_SPARE0, 0x134) +REG32(BNK0_TX_SPARE1, 0x138) + FIELD(BNK0_TX_SPARE1, BNK0_TX_SPARE, 0, 20) +REG32(BNK0_SEL_EN1P8, 0x13c) + FIELD(BNK0_SEL_EN1P8, BNK0_SEL_EN1P8, 0, 1) +REG32(BNK0_EN_B_POR_DETECT, 0x140) + FIELD(BNK0_EN_B_POR_DETECT, BNK0_EN_B_POR_DETECT, 0, 1) +REG32(BNK0_LPF_BYP_POR_DETECT, 0x144) + FIELD(BNK0_LPF_BYP_POR_DETECT, BNK0_LPF_BYP_POR_DETECT, 0, 1) +REG32(BNK0_EN_LATCH, 0x148) + FIELD(BNK0_EN_LATCH, BNK0_EN_LATCH, 0, 1) +REG32(BNK0_VBG_LPF_BYP_B, 0x14c) + FIELD(BNK0_VBG_LPF_BYP_B, BNK0_VBG_LPF_BYP_B, 0, 1) +REG32(BNK0_EN_AMP_B, 0x150) + FIELD(BNK0_EN_AMP_B, BNK0_EN_AMP_B, 0, 2) +REG32(BNK0_SPARE_BIAS, 0x154) + FIELD(BNK0_SPARE_BIAS, BNK0_SPARE_BIAS, 0, 4) +REG32(BNK0_DRIVER_BIAS, 0x158) + FIELD(BNK0_DRIVER_BIAS, BNK0_DRIVER_BIAS, 0, 15) +REG32(BNK0_VMODE, 0x15c) + FIELD(BNK0_VMODE, BNK0_VMODE, 0, 1) +REG32(BNK0_SEL_AUX_IO_RX, 0x160) + FIELD(BNK0_SEL_AUX_IO_RX, BNK0_SEL_AUX_IO_RX, 0, 26) +REG32(BNK0_EN_TX_HS_MODE, 0x164) + FIELD(BNK0_EN_TX_HS_MODE, BNK0_EN_TX_HS_MODE, 0, 26) +REG32(MIO_MST_TRI0, 0x200) + FIELD(MIO_MST_TRI0, PIN_25_TRI, 25, 1) + FIELD(MIO_MST_TRI0, PIN_24_TRI, 24, 1) + FIELD(MIO_MST_TRI0, PIN_23_TRI, 23, 1) + FIELD(MIO_MST_TRI0, PIN_22_TRI, 22, 1) + FIELD(MIO_MST_TRI0, PIN_21_TRI, 21, 1) + FIELD(MIO_MST_TRI0, PIN_20_TRI, 20, 1) + FIELD(MIO_MST_TRI0, PIN_19_TRI, 19, 1) + FIELD(MIO_MST_TRI0, PIN_18_TRI, 18, 1) + FIELD(MIO_MST_TRI0, PIN_17_TRI, 17, 1) + FIELD(MIO_MST_TRI0, PIN_16_TRI, 16, 1) + FIELD(MIO_MST_TRI0, PIN_15_TRI, 15, 1) + FIELD(MIO_MST_TRI0, PIN_14_TRI, 14, 1) + FIELD(MIO_MST_TRI0, PIN_13_TRI, 13, 1) + FIELD(MIO_MST_TRI0, PIN_12_TRI, 12, 1) + FIELD(MIO_MST_TRI0, PIN_11_TRI, 11, 1) + FIELD(MIO_MST_TRI0, PIN_10_TRI, 10, 1) + FIELD(MIO_MST_TRI0, PIN_09_TRI, 9, 1) + FIELD(MIO_MST_TRI0, PIN_08_TRI, 8, 1) + FIELD(MIO_MST_TRI0, PIN_07_TRI, 7, 1) + FIELD(MIO_MST_TRI0, PIN_06_TRI, 6, 1) + FIELD(MIO_MST_TRI0, PIN_05_TRI, 5, 1) + FIELD(MIO_MST_TRI0, PIN_04_TRI, 4, 1) + FIELD(MIO_MST_TRI0, PIN_03_TRI, 3, 1) + FIELD(MIO_MST_TRI0, PIN_02_TRI, 2, 1) + FIELD(MIO_MST_TRI0, PIN_01_TRI, 1, 1) + FIELD(MIO_MST_TRI0, PIN_00_TRI, 0, 1) +REG32(MIO_MST_TRI1, 0x204) + FIELD(MIO_MST_TRI1, PIN_51_TRI, 25, 1) + FIELD(MIO_MST_TRI1, PIN_50_TRI, 24, 1) + FIELD(MIO_MST_TRI1, PIN_49_TRI, 23, 1) + FIELD(MIO_MST_TRI1, PIN_48_TRI, 22, 1) + FIELD(MIO_MST_TRI1, PIN_47_TRI, 21, 1) + FIELD(MIO_MST_TRI1, PIN_46_TRI, 20, 1) + FIELD(MIO_MST_TRI1, PIN_45_TRI, 19, 1) + FIELD(MIO_MST_TRI1, PIN_44_TRI, 18, 1) + FIELD(MIO_MST_TRI1, PIN_43_TRI, 17, 1) + FIELD(MIO_MST_TRI1, PIN_42_TRI, 16, 1) + FIELD(MIO_MST_TRI1, PIN_41_TRI, 15, 1) + FIELD(MIO_MST_TRI1, PIN_40_TRI, 14, 1) + FIELD(MIO_MST_TRI1, PIN_39_TRI, 13, 1) + FIELD(MIO_MST_TRI1, PIN_38_TRI, 12, 1) + FIELD(MIO_MST_TRI1, PIN_37_TRI, 11, 1) + FIELD(MIO_MST_TRI1, PIN_36_TRI, 10, 1) + FIELD(MIO_MST_TRI1, PIN_35_TRI, 9, 1) + FIELD(MIO_MST_TRI1, PIN_34_TRI, 8, 1) + FIELD(MIO_MST_TRI1, PIN_33_TRI, 7, 1) + FIELD(MIO_MST_TRI1, PIN_32_TRI, 6, 1) + FIELD(MIO_MST_TRI1, PIN_31_TRI, 5, 1) + FIELD(MIO_MST_TRI1, PIN_30_TRI, 4, 1) + FIELD(MIO_MST_TRI1, PIN_29_TRI, 3, 1) + FIELD(MIO_MST_TRI1, PIN_28_TRI, 2, 1) + FIELD(MIO_MST_TRI1, PIN_27_TRI, 1, 1) + FIELD(MIO_MST_TRI1, PIN_26_TRI, 0, 1) +REG32(BNK1_EN_RX, 0x300) + FIELD(BNK1_EN_RX, BNK1_EN_RX, 0, 26) +REG32(BNK1_SEL_RX0, 0x304) +REG32(BNK1_SEL_RX1, 0x308) + FIELD(BNK1_SEL_RX1, BNK1_SEL_RX, 0, 20) +REG32(BNK1_EN_RX_SCHMITT_HYST, 0x30c) + FIELD(BNK1_EN_RX_SCHMITT_HYST, BNK1_EN_RX_SCHMITT_HYST, 0, 26) +REG32(BNK1_EN_WK_PD, 0x310) + FIELD(BNK1_EN_WK_PD, BNK1_EN_WK_PD, 0, 26) +REG32(BNK1_EN_WK_PU, 0x314) + FIELD(BNK1_EN_WK_PU, BNK1_EN_WK_PU, 0, 26) +REG32(BNK1_SEL_DRV0, 0x318) +REG32(BNK1_SEL_DRV1, 0x31c) + FIELD(BNK1_SEL_DRV1, BNK1_SEL_DRV, 0, 20) +REG32(BNK1_SEL_SLEW, 0x320) + FIELD(BNK1_SEL_SLEW, BNK1_SEL_SLEW, 0, 26) +REG32(BNK1_EN_DFT_OPT_INV, 0x324) + FIELD(BNK1_EN_DFT_OPT_INV, BNK1_EN_DFT_OPT_INV, 0, 26) +REG32(BNK1_EN_PAD2PAD_LOOPBACK, 0x328) + FIELD(BNK1_EN_PAD2PAD_LOOPBACK, BNK1_EN_PAD2PAD_LOOPBACK, 0, 13) +REG32(BNK1_RX_SPARE0, 0x32c) +REG32(BNK1_RX_SPARE1, 0x330) + FIELD(BNK1_RX_SPARE1, BNK1_RX_SPARE, 0, 20) +REG32(BNK1_TX_SPARE0, 0x334) +REG32(BNK1_TX_SPARE1, 0x338) + FIELD(BNK1_TX_SPARE1, BNK1_TX_SPARE, 0, 20) +REG32(BNK1_SEL_EN1P8, 0x33c) + FIELD(BNK1_SEL_EN1P8, BNK1_SEL_EN1P8, 0, 1) +REG32(BNK1_EN_B_POR_DETECT, 0x340) + FIELD(BNK1_EN_B_POR_DETECT, BNK1_EN_B_POR_DETECT, 0, 1) +REG32(BNK1_LPF_BYP_POR_DETECT, 0x344) + FIELD(BNK1_LPF_BYP_POR_DETECT, BNK1_LPF_BYP_POR_DETECT, 0, 1) +REG32(BNK1_EN_LATCH, 0x348) + FIELD(BNK1_EN_LATCH, BNK1_EN_LATCH, 0, 1) +REG32(BNK1_VBG_LPF_BYP_B, 0x34c) + FIELD(BNK1_VBG_LPF_BYP_B, BNK1_VBG_LPF_BYP_B, 0, 1) +REG32(BNK1_EN_AMP_B, 0x350) + FIELD(BNK1_EN_AMP_B, BNK1_EN_AMP_B, 0, 2) +REG32(BNK1_SPARE_BIAS, 0x354) + FIELD(BNK1_SPARE_BIAS, BNK1_SPARE_BIAS, 0, 4) +REG32(BNK1_DRIVER_BIAS, 0x358) + FIELD(BNK1_DRIVER_BIAS, BNK1_DRIVER_BIAS, 0, 15) +REG32(BNK1_VMODE, 0x35c) + FIELD(BNK1_VMODE, BNK1_VMODE, 0, 1) +REG32(BNK1_SEL_AUX_IO_RX, 0x360) + FIELD(BNK1_SEL_AUX_IO_RX, BNK1_SEL_AUX_IO_RX, 0, 26) +REG32(BNK1_EN_TX_HS_MODE, 0x364) + FIELD(BNK1_EN_TX_HS_MODE, BNK1_EN_TX_HS_MODE, 0, 26) +REG32(SD0_CLK_CTRL, 0x400) + FIELD(SD0_CLK_CTRL, SDIO0_FBCLK_SEL, 2, 1) + FIELD(SD0_CLK_CTRL, SDIO0_RX_SRC_SEL, 0, 2) +REG32(SD0_CTRL_REG, 0x404) + FIELD(SD0_CTRL_REG, SD0_EMMC_SEL, 0, 1) +REG32(SD0_CONFIG_REG1, 0x410) + FIELD(SD0_CONFIG_REG1, SD0_BASECLK, 7, 8) + FIELD(SD0_CONFIG_REG1, SD0_TUNIGCOUNT, 1, 6) + FIELD(SD0_CONFIG_REG1, SD0_ASYNCWKPENA, 0, 1) +REG32(SD0_CONFIG_REG2, 0x414) + FIELD(SD0_CONFIG_REG2, SD0_SLOTTYPE, 12, 2) + FIELD(SD0_CONFIG_REG2, SD0_ASYCINTR, 11, 1) + FIELD(SD0_CONFIG_REG2, SD0_64BIT, 10, 1) + FIELD(SD0_CONFIG_REG2, SD0_1P8V, 9, 1) + FIELD(SD0_CONFIG_REG2, SD0_3P0V, 8, 1) + FIELD(SD0_CONFIG_REG2, SD0_3P3V, 7, 1) + FIELD(SD0_CONFIG_REG2, SD0_SUSPRES, 6, 1) + FIELD(SD0_CONFIG_REG2, SD0_SDMA, 5, 1) + FIELD(SD0_CONFIG_REG2, SD0_HIGHSPEED, 4, 1) + FIELD(SD0_CONFIG_REG2, SD0_ADMA2, 3, 1) + FIELD(SD0_CONFIG_REG2, SD0_8BIT, 2, 1) + FIELD(SD0_CONFIG_REG2, SD0_MAXBLK, 0, 2) +REG32(SD0_CONFIG_REG3, 0x418) + FIELD(SD0_CONFIG_REG3, SD0_TUNINGSDR50, 10, 1) + FIELD(SD0_CONFIG_REG3, SD0_RETUNETMR, 6, 4) + FIELD(SD0_CONFIG_REG3, SD0_DDRIVER, 5, 1) + FIELD(SD0_CONFIG_REG3, SD0_CDRIVER, 4, 1) + FIELD(SD0_CONFIG_REG3, SD0_ADRIVER, 3, 1) + FIELD(SD0_CONFIG_REG3, SD0_DDR50, 2, 1) + FIELD(SD0_CONFIG_REG3, SD0_SDR104, 1, 1) + FIELD(SD0_CONFIG_REG3, SD0_SDR50, 0, 1) +REG32(SD0_INITPRESET, 0x41c) + FIELD(SD0_INITPRESET, SD0_INITPRESET, 0, 13) +REG32(SD0_DSPPRESET, 0x420) + FIELD(SD0_DSPPRESET, SD0_DSPPRESET, 0, 13) +REG32(SD0_HSPDPRESET, 0x424) + FIELD(SD0_HSPDPRESET, SD0_HSPDPRESET, 0, 13) +REG32(SD0_SDR12PRESET, 0x428) + FIELD(SD0_SDR12PRESET, SD0_SDR12PRESET, 0, 13) +REG32(SD0_SDR25PRESET, 0x42c) + FIELD(SD0_SDR25PRESET, SD0_SDR25PRESET, 0, 13) +REG32(SD0_SDR50PRSET, 0x430) + FIELD(SD0_SDR50PRSET, SD0_SDR50PRESET, 0, 13) +REG32(SD0_SDR104PRST, 0x434) + FIELD(SD0_SDR104PRST, SD0_SDR104PRESET, 0, 13) +REG32(SD0_DDR50PRESET, 0x438) + FIELD(SD0_DDR50PRESET, SD0_DDR50PRESET, 0, 13) +REG32(SD0_MAXCUR1P8, 0x43c) + FIELD(SD0_MAXCUR1P8, SD0_MAXCUR1P8, 0, 8) +REG32(SD0_MAXCUR3P0, 0x440) + FIELD(SD0_MAXCUR3P0, SD0_MAXCUR3P0, 0, 8) +REG32(SD0_MAXCUR3P3, 0x444) + FIELD(SD0_MAXCUR3P3, SD0_MAXCUR3P3, 0, 8) +REG32(SD0_DLL_CTRL, 0x448) + FIELD(SD0_DLL_CTRL, SD0_CLKSTABLE_CFG, 9, 1) + FIELD(SD0_DLL_CTRL, SD0_DLL_CFG, 5, 4) + FIELD(SD0_DLL_CTRL, SD0_DLL_PSDONE, 4, 1) + FIELD(SD0_DLL_CTRL, SD0_DLL_OVF, 3, 1) + FIELD(SD0_DLL_CTRL, SD0_DLL_RST, 2, 1) + FIELD(SD0_DLL_CTRL, SD0_DLL_TESTMODE, 1, 1) + FIELD(SD0_DLL_CTRL, SD0_DLL_LOCK, 0, 1) +REG32(SD0_CDN_CTRL, 0x44c) + FIELD(SD0_CDN_CTRL, SD0_CDN_CTRL, 0, 1) +REG32(SD0_DLL_TEST, 0x450) + FIELD(SD0_DLL_TEST, DLL_DIV, 16, 8) + FIELD(SD0_DLL_TEST, DLL_TX_SEL, 9, 7) + FIELD(SD0_DLL_TEST, DLL_RX_SEL, 0, 9) +REG32(SD0_RX_TUNING_SEL, 0x454) + FIELD(SD0_RX_TUNING_SEL, SD0_RX_SEL, 0, 9) +REG32(SD0_DLL_DIV_MAP0, 0x458) + FIELD(SD0_DLL_DIV_MAP0, DIV_3, 24, 8) + FIELD(SD0_DLL_DIV_MAP0, DIV_2, 16, 8) + FIELD(SD0_DLL_DIV_MAP0, DIV_1, 8, 8) + FIELD(SD0_DLL_DIV_MAP0, DIV_0, 0, 8) +REG32(SD0_DLL_DIV_MAP1, 0x45c) + FIELD(SD0_DLL_DIV_MAP1, DIV_7, 24, 8) + FIELD(SD0_DLL_DIV_MAP1, DIV_6, 16, 8) + FIELD(SD0_DLL_DIV_MAP1, DIV_5, 8, 8) + FIELD(SD0_DLL_DIV_MAP1, DIV_4, 0, 8) +REG32(SD0_IOU_COHERENT_CTRL, 0x460) + FIELD(SD0_IOU_COHERENT_CTRL, SD0_AXI_COH, 0, 4) +REG32(SD0_IOU_INTERCONNECT_ROUTE, 0x464) + FIELD(SD0_IOU_INTERCONNECT_ROUTE, SD0, 0, 1) +REG32(SD0_IOU_RAM, 0x468) + FIELD(SD0_IOU_RAM, EMASA0, 6, 1) + FIELD(SD0_IOU_RAM, EMAB0, 3, 3) + FIELD(SD0_IOU_RAM, EMAA0, 0, 3) +REG32(SD0_IOU_INTERCONNECT_QOS, 0x46c) + FIELD(SD0_IOU_INTERCONNECT_QOS, SD0_QOS, 0, 4) +REG32(SD1_CLK_CTRL, 0x480) + FIELD(SD1_CLK_CTRL, SDIO1_FBCLK_SEL, 1, 1) + FIELD(SD1_CLK_CTRL, SDIO1_RX_SRC_SEL, 0, 1) +REG32(SD1_CTRL_REG, 0x484) + FIELD(SD1_CTRL_REG, SD1_EMMC_SEL, 0, 1) +REG32(SD1_CONFIG_REG1, 0x490) + FIELD(SD1_CONFIG_REG1, SD1_BASECLK, 7, 8) + FIELD(SD1_CONFIG_REG1, SD1_TUNIGCOUNT, 1, 6) + FIELD(SD1_CONFIG_REG1, SD1_ASYNCWKPENA, 0, 1) +REG32(SD1_CONFIG_REG2, 0x494) + FIELD(SD1_CONFIG_REG2, SD1_SLOTTYPE, 12, 2) + FIELD(SD1_CONFIG_REG2, SD1_ASYCINTR, 11, 1) + FIELD(SD1_CONFIG_REG2, SD1_64BIT, 10, 1) + FIELD(SD1_CONFIG_REG2, SD1_1P8V, 9, 1) + FIELD(SD1_CONFIG_REG2, SD1_3P0V, 8, 1) + FIELD(SD1_CONFIG_REG2, SD1_3P3V, 7, 1) + FIELD(SD1_CONFIG_REG2, SD1_SUSPRES, 6, 1) + FIELD(SD1_CONFIG_REG2, SD1_SDMA, 5, 1) + FIELD(SD1_CONFIG_REG2, SD1_HIGHSPEED, 4, 1) + FIELD(SD1_CONFIG_REG2, SD1_ADMA2, 3, 1) + FIELD(SD1_CONFIG_REG2, SD1_8BIT, 2, 1) + FIELD(SD1_CONFIG_REG2, SD1_MAXBLK, 0, 2) +REG32(SD1_CONFIG_REG3, 0x498) + FIELD(SD1_CONFIG_REG3, SD1_TUNINGSDR50, 10, 1) + FIELD(SD1_CONFIG_REG3, SD1_RETUNETMR, 6, 4) + FIELD(SD1_CONFIG_REG3, SD1_DDRIVER, 5, 1) + FIELD(SD1_CONFIG_REG3, SD1_CDRIVER, 4, 1) + FIELD(SD1_CONFIG_REG3, SD1_ADRIVER, 3, 1) + FIELD(SD1_CONFIG_REG3, SD1_DDR50, 2, 1) + FIELD(SD1_CONFIG_REG3, SD1_SDR104, 1, 1) + FIELD(SD1_CONFIG_REG3, SD1_SDR50, 0, 1) +REG32(SD1_INITPRESET, 0x49c) + FIELD(SD1_INITPRESET, SD1_INITPRESET, 0, 13) +REG32(SD1_DSPPRESET, 0x4a0) + FIELD(SD1_DSPPRESET, SD1_DSPPRESET, 0, 13) +REG32(SD1_HSPDPRESET, 0x4a4) + FIELD(SD1_HSPDPRESET, SD1_HSPDPRESET, 0, 13) +REG32(SD1_SDR12PRESET, 0x4a8) + FIELD(SD1_SDR12PRESET, SD1_SDR12PRESET, 0, 13) +REG32(SD1_SDR25PRESET, 0x4ac) + FIELD(SD1_SDR25PRESET, SD1_SDR25PRESET, 0, 13) +REG32(SD1_SDR50PRSET, 0x4b0) + FIELD(SD1_SDR50PRSET, SD1_SDR50PRESET, 0, 13) +REG32(SD1_SDR104PRST, 0x4b4) + FIELD(SD1_SDR104PRST, SD1_SDR104PRESET, 0, 13) +REG32(SD1_DDR50PRESET, 0x4b8) + FIELD(SD1_DDR50PRESET, SD1_DDR50PRESET, 0, 13) +REG32(SD1_MAXCUR1P8, 0x4bc) + FIELD(SD1_MAXCUR1P8, SD1_MAXCUR1P8, 0, 8) +REG32(SD1_MAXCUR3P0, 0x4c0) + FIELD(SD1_MAXCUR3P0, SD1_MAXCUR3P0, 0, 8) +REG32(SD1_MAXCUR3P3, 0x4c4) + FIELD(SD1_MAXCUR3P3, SD1_MAXCUR3P3, 0, 8) +REG32(SD1_DLL_CTRL, 0x4c8) + FIELD(SD1_DLL_CTRL, SD1_CLKSTABLE_CFG, 9, 1) + FIELD(SD1_DLL_CTRL, SD1_DLL_CFG, 5, 4) + FIELD(SD1_DLL_CTRL, SD1_DLL_PSDONE, 4, 1) + FIELD(SD1_DLL_CTRL, SD1_DLL_OVF, 3, 1) + FIELD(SD1_DLL_CTRL, SD1_DLL_RST, 2, 1) + FIELD(SD1_DLL_CTRL, SD1_DLL_TESTMODE, 1, 1) + FIELD(SD1_DLL_CTRL, SD1_DLL_LOCK, 0, 1) +REG32(SD1_CDN_CTRL, 0x4cc) + FIELD(SD1_CDN_CTRL, SD1_CDN_CTRL, 0, 1) +REG32(SD1_DLL_TEST, 0x4d0) + FIELD(SD1_DLL_TEST, DLL_DIV, 16, 8) + FIELD(SD1_DLL_TEST, DLL_TX_SEL, 9, 7) + FIELD(SD1_DLL_TEST, DLL_RX_SEL, 0, 9) +REG32(SD1_RX_TUNING_SEL, 0x4d4) + FIELD(SD1_RX_TUNING_SEL, SD1_RX_SEL, 0, 9) +REG32(SD1_DLL_DIV_MAP0, 0x4d8) + FIELD(SD1_DLL_DIV_MAP0, DIV_3, 24, 8) + FIELD(SD1_DLL_DIV_MAP0, DIV_2, 16, 8) + FIELD(SD1_DLL_DIV_MAP0, DIV_1, 8, 8) + FIELD(SD1_DLL_DIV_MAP0, DIV_0, 0, 8) +REG32(SD1_DLL_DIV_MAP1, 0x4dc) + FIELD(SD1_DLL_DIV_MAP1, DIV_7, 24, 8) + FIELD(SD1_DLL_DIV_MAP1, DIV_6, 16, 8) + FIELD(SD1_DLL_DIV_MAP1, DIV_5, 8, 8) + FIELD(SD1_DLL_DIV_MAP1, DIV_4, 0, 8) +REG32(SD1_IOU_COHERENT_CTRL, 0x4e0) + FIELD(SD1_IOU_COHERENT_CTRL, SD1_AXI_COH, 0, 4) +REG32(SD1_IOU_INTERCONNECT_ROUTE, 0x4e4) + FIELD(SD1_IOU_INTERCONNECT_ROUTE, SD1, 0, 1) +REG32(SD1_IOU_RAM, 0x4e8) + FIELD(SD1_IOU_RAM, EMASA0, 6, 1) + FIELD(SD1_IOU_RAM, EMAB0, 3, 3) + FIELD(SD1_IOU_RAM, EMAA0, 0, 3) +REG32(SD1_IOU_INTERCONNECT_QOS, 0x4ec) + FIELD(SD1_IOU_INTERCONNECT_QOS, SD1_QOS, 0, 4) +REG32(OSPI_QSPI_IOU_AXI_MUX_SEL, 0x504) + FIELD(OSPI_QSPI_IOU_AXI_MUX_SEL, OSPI_MUX_SEL, 1, 1) + FIELD(OSPI_QSPI_IOU_AXI_MUX_SEL, QSPI_OSPI_MUX_SEL, 0, 1) +REG32(QSPI_IOU_COHERENT_CTRL, 0x508) + FIELD(QSPI_IOU_COHERENT_CTRL, QSPI_AXI_COH, 0, 4) +REG32(QSPI_IOU_INTERCONNECT_ROUTE, 0x50c) + FIELD(QSPI_IOU_INTERCONNECT_ROUTE, QSPI, 0, 1) +REG32(QSPI_IOU_RAM, 0x510) + FIELD(QSPI_IOU_RAM, EMASA1, 13, 1) + FIELD(QSPI_IOU_RAM, EMAB1, 10, 3) + FIELD(QSPI_IOU_RAM, EMAA1, 7, 3) + FIELD(QSPI_IOU_RAM, EMASA0, 6, 1) + FIELD(QSPI_IOU_RAM, EMAB0, 3, 3) + FIELD(QSPI_IOU_RAM, EMAA0, 0, 3) +REG32(QSPI_IOU_INTERCONNECT_QOS, 0x514) + FIELD(QSPI_IOU_INTERCONNECT_QOS, QSPI_QOS, 0, 4) +REG32(OSPI_IOU_COHERENT_CTRL, 0x530) + FIELD(OSPI_IOU_COHERENT_CTRL, OSPI_AXI_COH, 0, 4) +REG32(OSPI_IOU_INTERCONNECT_ROUTE, 0x534) + FIELD(OSPI_IOU_INTERCONNECT_ROUTE, OSPI, 0, 1) +REG32(OSPI_IOU_RAM, 0x538) + FIELD(OSPI_IOU_RAM, EMAS0, 5, 1) + FIELD(OSPI_IOU_RAM, EMAW0, 3, 2) + FIELD(OSPI_IOU_RAM, EMA0, 0, 3) +REG32(OSPI_IOU_INTERCONNECT_QOS, 0x53c) + FIELD(OSPI_IOU_INTERCONNECT_QOS, OSPI_QOS, 0, 4) +REG32(OSPI_REFCLK_DLY_CTRL, 0x540) + FIELD(OSPI_REFCLK_DLY_CTRL, DLY1, 3, 2) + FIELD(OSPI_REFCLK_DLY_CTRL, DLY0, 0, 3) +REG32(CUR_PWR_ST, 0x600) + FIELD(CUR_PWR_ST, U2PMU, 0, 2) +REG32(CONNECT_ST, 0x604) + FIELD(CONNECT_ST, U2PMU, 0, 1) +REG32(PW_STATE_REQ, 0x608) + FIELD(PW_STATE_REQ, BIT_1_0, 0, 2) +REG32(HOST_U2_PORT_DISABLE, 0x60c) + FIELD(HOST_U2_PORT_DISABLE, BIT_0, 0, 1) +REG32(DBG_U2PMU, 0x610) +REG32(DBG_U2PMU_EXT1, 0x614) +REG32(DBG_U2PMU_EXT2, 0x618) + FIELD(DBG_U2PMU_EXT2, BIT_67_64, 0, 4) +REG32(PME_GEN_U2PMU, 0x61c) + FIELD(PME_GEN_U2PMU, BIT_0, 0, 1) +REG32(PWR_CONFIG_USB2, 0x620) + FIELD(PWR_CONFIG_USB2, STRAP, 0, 30) +REG32(PHY_HUB, 0x624) + FIELD(PHY_HUB, VBUS_CTRL, 1, 1) + FIELD(PHY_HUB, OVER_CURRENT, 0, 1) +REG32(CTRL, 0x700) + FIELD(CTRL, SLVERR_ENABLE, 0, 1) +REG32(ISR, 0x800) + FIELD(ISR, ADDR_DECODE_ERR, 0, 1) +REG32(IMR, 0x804) + FIELD(IMR, ADDR_DECODE_ERR, 0, 1) +REG32(IER, 0x808) + FIELD(IER, ADDR_DECODE_ERR, 0, 1) +REG32(IDR, 0x80c) + FIELD(IDR, ADDR_DECODE_ERR, 0, 1) +REG32(ITR, 0x810) + FIELD(ITR, ADDR_DECODE_ERR, 0, 1) +REG32(PARITY_ISR, 0x814) + FIELD(PARITY_ISR, PERR_AXI_SD1_IOU, 12, 1) + FIELD(PARITY_ISR, PERR_AXI_SD0_IOU, 11, 1) + FIELD(PARITY_ISR, PERR_AXI_QSPI_IOU, 10, 1) + FIELD(PARITY_ISR, PERR_AXI_OSPI_IOU, 9, 1) + FIELD(PARITY_ISR, PERR_IOU_SD1, 8, 1) + FIELD(PARITY_ISR, PERR_IOU_SD0, 7, 1) + FIELD(PARITY_ISR, PERR_IOU_QSPI1, 6, 1) + FIELD(PARITY_ISR, PERR_IOUSLCR_SECURE_APB, 5, 1) + FIELD(PARITY_ISR, PERR_IOUSLCR_APB, 4, 1) + FIELD(PARITY_ISR, PERR_QSPI0_APB, 3, 1) + FIELD(PARITY_ISR, PERR_OSPI_APB, 2, 1) + FIELD(PARITY_ISR, PERR_I2C_APB, 1, 1) + FIELD(PARITY_ISR, PERR_GPIO_APB, 0, 1) +REG32(PARITY_IMR, 0x818) + FIELD(PARITY_IMR, PERR_AXI_SD1_IOU, 12, 1) + FIELD(PARITY_IMR, PERR_AXI_SD0_IOU, 11, 1) + FIELD(PARITY_IMR, PERR_AXI_QSPI_IOU, 10, 1) + FIELD(PARITY_IMR, PERR_AXI_OSPI_IOU, 9, 1) + FIELD(PARITY_IMR, PERR_IOU_SD1, 8, 1) + FIELD(PARITY_IMR, PERR_IOU_SD0, 7, 1) + FIELD(PARITY_IMR, PERR_IOU_QSPI1, 6, 1) + FIELD(PARITY_IMR, PERR_IOUSLCR_SECURE_APB, 5, 1) + FIELD(PARITY_IMR, PERR_IOUSLCR_APB, 4, 1) + FIELD(PARITY_IMR, PERR_QSPI0_APB, 3, 1) + FIELD(PARITY_IMR, PERR_OSPI_APB, 2, 1) + FIELD(PARITY_IMR, PERR_I2C_APB, 1, 1) + FIELD(PARITY_IMR, PERR_GPIO_APB, 0, 1) +REG32(PARITY_IER, 0x81c) + FIELD(PARITY_IER, PERR_AXI_SD1_IOU, 12, 1) + FIELD(PARITY_IER, PERR_AXI_SD0_IOU, 11, 1) + FIELD(PARITY_IER, PERR_AXI_QSPI_IOU, 10, 1) + FIELD(PARITY_IER, PERR_AXI_OSPI_IOU, 9, 1) + FIELD(PARITY_IER, PERR_IOU_SD1, 8, 1) + FIELD(PARITY_IER, PERR_IOU_SD0, 7, 1) + FIELD(PARITY_IER, PERR_IOU_QSPI1, 6, 1) + FIELD(PARITY_IER, PERR_IOUSLCR_SECURE_APB, 5, 1) + FIELD(PARITY_IER, PERR_IOUSLCR_APB, 4, 1) + FIELD(PARITY_IER, PERR_QSPI0_APB, 3, 1) + FIELD(PARITY_IER, PERR_OSPI_APB, 2, 1) + FIELD(PARITY_IER, PERR_I2C_APB, 1, 1) + FIELD(PARITY_IER, PERR_GPIO_APB, 0, 1) +REG32(PARITY_IDR, 0x820) + FIELD(PARITY_IDR, PERR_AXI_SD1_IOU, 12, 1) + FIELD(PARITY_IDR, PERR_AXI_SD0_IOU, 11, 1) + FIELD(PARITY_IDR, PERR_AXI_QSPI_IOU, 10, 1) + FIELD(PARITY_IDR, PERR_AXI_OSPI_IOU, 9, 1) + FIELD(PARITY_IDR, PERR_IOU_SD1, 8, 1) + FIELD(PARITY_IDR, PERR_IOU_SD0, 7, 1) + FIELD(PARITY_IDR, PERR_IOU_QSPI1, 6, 1) + FIELD(PARITY_IDR, PERR_IOUSLCR_SECURE_APB, 5, 1) + FIELD(PARITY_IDR, PERR_IOUSLCR_APB, 4, 1) + FIELD(PARITY_IDR, PERR_QSPI0_APB, 3, 1) + FIELD(PARITY_IDR, PERR_OSPI_APB, 2, 1) + FIELD(PARITY_IDR, PERR_I2C_APB, 1, 1) + FIELD(PARITY_IDR, PERR_GPIO_APB, 0, 1) +REG32(PARITY_ITR, 0x824) + FIELD(PARITY_ITR, PERR_AXI_SD1_IOU, 12, 1) + FIELD(PARITY_ITR, PERR_AXI_SD0_IOU, 11, 1) + FIELD(PARITY_ITR, PERR_AXI_QSPI_IOU, 10, 1) + FIELD(PARITY_ITR, PERR_AXI_OSPI_IOU, 9, 1) + FIELD(PARITY_ITR, PERR_IOU_SD1, 8, 1) + FIELD(PARITY_ITR, PERR_IOU_SD0, 7, 1) + FIELD(PARITY_ITR, PERR_IOU_QSPI1, 6, 1) + FIELD(PARITY_ITR, PERR_IOUSLCR_SECURE_APB, 5, 1) + FIELD(PARITY_ITR, PERR_IOUSLCR_APB, 4, 1) + FIELD(PARITY_ITR, PERR_QSPI0_APB, 3, 1) + FIELD(PARITY_ITR, PERR_OSPI_APB, 2, 1) + FIELD(PARITY_ITR, PERR_I2C_APB, 1, 1) + FIELD(PARITY_ITR, PERR_GPIO_APB, 0, 1) +REG32(WPROT0, 0x828) + FIELD(WPROT0, ACTIVE, 0, 1) + +static void parity_imr_update_irq(XlnxVersalPmcIouSlcr *s) +{ + bool pending =3D s->regs[R_PARITY_ISR] & ~s->regs[R_PARITY_IMR]; + qemu_set_irq(s->irq_parity_imr, pending); +} + +static void parity_isr_postw(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + parity_imr_update_irq(s); +} + +static uint64_t parity_ier_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t val =3D val64; + + s->regs[R_PARITY_IMR] &=3D ~val; + parity_imr_update_irq(s); + return 0; +} + +static uint64_t parity_idr_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t val =3D val64; + + s->regs[R_PARITY_IMR] |=3D val; + parity_imr_update_irq(s); + return 0; +} + +static uint64_t parity_itr_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t val =3D val64; + + s->regs[R_PARITY_ISR] |=3D val; + parity_imr_update_irq(s); + return 0; +} + +static void imr_update_irq(XlnxVersalPmcIouSlcr *s) +{ + bool pending =3D s->regs[R_ISR] & ~s->regs[R_IMR]; + qemu_set_irq(s->irq_imr, pending); +} + +static void isr_postw(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + imr_update_irq(s); +} + +static uint64_t ier_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t val =3D val64; + + s->regs[R_IMR] &=3D ~val; + imr_update_irq(s); + return 0; +} + +static uint64_t idr_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t val =3D val64; + + s->regs[R_IMR] |=3D val; + imr_update_irq(s); + return 0; +} + +static uint64_t itr_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t val =3D val64; + + s->regs[R_ISR] |=3D val; + imr_update_irq(s); + return 0; +} + +static uint64_t sd0_ctrl_reg_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t prev =3D ARRAY_FIELD_EX32(s->regs, SD0_CTRL_REG, SD0_EMMC_SEL= ); + + if (prev !=3D (val64 & R_SD0_CTRL_REG_SD0_EMMC_SEL_MASK)) { + qemu_set_irq(s->sd_emmc_sel[0], !!val64); + } + + return val64; +} + +static uint64_t sd1_ctrl_reg_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t prev =3D ARRAY_FIELD_EX32(s->regs, SD1_CTRL_REG, SD1_EMMC_SEL= ); + + if (prev !=3D (val64 & R_SD1_CTRL_REG_SD1_EMMC_SEL_MASK)) { + qemu_set_irq(s->sd_emmc_sel[1], !!val64); + } + + return val64; +} + +static uint64_t ospi_qspi_iou_axi_mux_sel_prew(RegisterInfo *reg, + uint64_t val64) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(reg->opaque); + uint32_t val32 =3D (uint32_t) val64; + uint8_t ospi_mux_sel =3D FIELD_EX32(val32, OSPI_QSPI_IOU_AXI_MUX_SEL, + OSPI_MUX_SEL); + uint8_t qspi_ospi_mux_sel =3D FIELD_EX32(val32, OSPI_QSPI_IOU_AXI_MUX_= SEL, + QSPI_OSPI_MUX_SEL); + + if (ospi_mux_sel !=3D + ARRAY_FIELD_EX32(s->regs, OSPI_QSPI_IOU_AXI_MUX_SEL, OSPI_MUX_SEL)= ) { + qemu_set_irq(s->ospi_mux_sel, !!ospi_mux_sel); + } + + if (qspi_ospi_mux_sel !=3D + ARRAY_FIELD_EX32(s->regs, OSPI_QSPI_IOU_AXI_MUX_SEL, + QSPI_OSPI_MUX_SEL)) { + qemu_set_irq(s->qspi_ospi_mux_sel, !!qspi_ospi_mux_sel); + } + + return val64; +} + +static RegisterAccessInfo pmc_iou_slcr_regs_info[] =3D { + { .name =3D "MIO_PIN_0", .addr =3D A_MIO_PIN_0, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_1", .addr =3D A_MIO_PIN_1, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_2", .addr =3D A_MIO_PIN_2, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_3", .addr =3D A_MIO_PIN_3, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_4", .addr =3D A_MIO_PIN_4, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_5", .addr =3D A_MIO_PIN_5, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_6", .addr =3D A_MIO_PIN_6, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_7", .addr =3D A_MIO_PIN_7, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_8", .addr =3D A_MIO_PIN_8, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_9", .addr =3D A_MIO_PIN_9, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_10", .addr =3D A_MIO_PIN_10, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_11", .addr =3D A_MIO_PIN_11, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_12", .addr =3D A_MIO_PIN_12, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_13", .addr =3D A_MIO_PIN_13, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_14", .addr =3D A_MIO_PIN_14, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_15", .addr =3D A_MIO_PIN_15, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_16", .addr =3D A_MIO_PIN_16, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_17", .addr =3D A_MIO_PIN_17, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_18", .addr =3D A_MIO_PIN_18, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_19", .addr =3D A_MIO_PIN_19, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_20", .addr =3D A_MIO_PIN_20, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_21", .addr =3D A_MIO_PIN_21, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_22", .addr =3D A_MIO_PIN_22, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_23", .addr =3D A_MIO_PIN_23, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_24", .addr =3D A_MIO_PIN_24, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_25", .addr =3D A_MIO_PIN_25, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_26", .addr =3D A_MIO_PIN_26, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_27", .addr =3D A_MIO_PIN_27, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_28", .addr =3D A_MIO_PIN_28, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_29", .addr =3D A_MIO_PIN_29, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_30", .addr =3D A_MIO_PIN_30, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_31", .addr =3D A_MIO_PIN_31, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_32", .addr =3D A_MIO_PIN_32, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_33", .addr =3D A_MIO_PIN_33, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_34", .addr =3D A_MIO_PIN_34, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_35", .addr =3D A_MIO_PIN_35, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_36", .addr =3D A_MIO_PIN_36, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_37", .addr =3D A_MIO_PIN_37, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_38", .addr =3D A_MIO_PIN_38, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_39", .addr =3D A_MIO_PIN_39, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_40", .addr =3D A_MIO_PIN_40, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_41", .addr =3D A_MIO_PIN_41, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_42", .addr =3D A_MIO_PIN_42, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_43", .addr =3D A_MIO_PIN_43, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_44", .addr =3D A_MIO_PIN_44, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_45", .addr =3D A_MIO_PIN_45, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_46", .addr =3D A_MIO_PIN_46, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_47", .addr =3D A_MIO_PIN_47, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_48", .addr =3D A_MIO_PIN_48, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_49", .addr =3D A_MIO_PIN_49, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_50", .addr =3D A_MIO_PIN_50, + .rsvd =3D 0xfffffc01, + },{ .name =3D "MIO_PIN_51", .addr =3D A_MIO_PIN_51, + .rsvd =3D 0xfffffc01, + },{ .name =3D "BNK0_EN_RX", .addr =3D A_BNK0_EN_RX, + .reset =3D 0x3ffffff, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK0_SEL_RX0", .addr =3D A_BNK0_SEL_RX0, + .reset =3D 0xffffffff, + },{ .name =3D "BNK0_SEL_RX1", .addr =3D A_BNK0_SEL_RX1, + .reset =3D 0xfffff, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK0_EN_RX_SCHMITT_HYST", .addr =3D A_BNK0_EN_RX_SCHMI= TT_HYST, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK0_EN_WK_PD", .addr =3D A_BNK0_EN_WK_PD, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK0_EN_WK_PU", .addr =3D A_BNK0_EN_WK_PU, + .reset =3D 0x3ffffff, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK0_SEL_DRV0", .addr =3D A_BNK0_SEL_DRV0, + .reset =3D 0xffffffff, + },{ .name =3D "BNK0_SEL_DRV1", .addr =3D A_BNK0_SEL_DRV1, + .reset =3D 0xfffff, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK0_SEL_SLEW", .addr =3D A_BNK0_SEL_SLEW, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK0_EN_DFT_OPT_INV", .addr =3D A_BNK0_EN_DFT_OPT_INV, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK0_EN_PAD2PAD_LOOPBACK", + .addr =3D A_BNK0_EN_PAD2PAD_LOOPBACK, + .rsvd =3D 0xffffe000, + },{ .name =3D "BNK0_RX_SPARE0", .addr =3D A_BNK0_RX_SPARE0, + },{ .name =3D "BNK0_RX_SPARE1", .addr =3D A_BNK0_RX_SPARE1, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK0_TX_SPARE0", .addr =3D A_BNK0_TX_SPARE0, + },{ .name =3D "BNK0_TX_SPARE1", .addr =3D A_BNK0_TX_SPARE1, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK0_SEL_EN1P8", .addr =3D A_BNK0_SEL_EN1P8, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK0_EN_B_POR_DETECT", .addr =3D A_BNK0_EN_B_POR_DETEC= T, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK0_LPF_BYP_POR_DETECT", .addr =3D A_BNK0_LPF_BYP_POR= _DETECT, + .reset =3D 0x1, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK0_EN_LATCH", .addr =3D A_BNK0_EN_LATCH, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK0_VBG_LPF_BYP_B", .addr =3D A_BNK0_VBG_LPF_BYP_B, + .reset =3D 0x1, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK0_EN_AMP_B", .addr =3D A_BNK0_EN_AMP_B, + .rsvd =3D 0xfffffffc, + },{ .name =3D "BNK0_SPARE_BIAS", .addr =3D A_BNK0_SPARE_BIAS, + .rsvd =3D 0xfffffff0, + },{ .name =3D "BNK0_DRIVER_BIAS", .addr =3D A_BNK0_DRIVER_BIAS, + .rsvd =3D 0xffff8000, + },{ .name =3D "BNK0_VMODE", .addr =3D A_BNK0_VMODE, + .rsvd =3D 0xfffffffe, + .ro =3D 0x1, + },{ .name =3D "BNK0_SEL_AUX_IO_RX", .addr =3D A_BNK0_SEL_AUX_IO_RX, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK0_EN_TX_HS_MODE", .addr =3D A_BNK0_EN_TX_HS_MODE, + .rsvd =3D 0xfc000000, + },{ .name =3D "MIO_MST_TRI0", .addr =3D A_MIO_MST_TRI0, + .reset =3D 0x3ffffff, + .rsvd =3D 0xfc000000, + },{ .name =3D "MIO_MST_TRI1", .addr =3D A_MIO_MST_TRI1, + .reset =3D 0x3ffffff, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_EN_RX", .addr =3D A_BNK1_EN_RX, + .reset =3D 0x3ffffff, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_SEL_RX0", .addr =3D A_BNK1_SEL_RX0, + .reset =3D 0xffffffff, + },{ .name =3D "BNK1_SEL_RX1", .addr =3D A_BNK1_SEL_RX1, + .reset =3D 0xfffff, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK1_EN_RX_SCHMITT_HYST", .addr =3D A_BNK1_EN_RX_SCHMI= TT_HYST, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_EN_WK_PD", .addr =3D A_BNK1_EN_WK_PD, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_EN_WK_PU", .addr =3D A_BNK1_EN_WK_PU, + .reset =3D 0x3ffffff, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_SEL_DRV0", .addr =3D A_BNK1_SEL_DRV0, + .reset =3D 0xffffffff, + },{ .name =3D "BNK1_SEL_DRV1", .addr =3D A_BNK1_SEL_DRV1, + .reset =3D 0xfffff, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK1_SEL_SLEW", .addr =3D A_BNK1_SEL_SLEW, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_EN_DFT_OPT_INV", .addr =3D A_BNK1_EN_DFT_OPT_INV, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_EN_PAD2PAD_LOOPBACK", + .addr =3D A_BNK1_EN_PAD2PAD_LOOPBACK, + .rsvd =3D 0xffffe000, + },{ .name =3D "BNK1_RX_SPARE0", .addr =3D A_BNK1_RX_SPARE0, + },{ .name =3D "BNK1_RX_SPARE1", .addr =3D A_BNK1_RX_SPARE1, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK1_TX_SPARE0", .addr =3D A_BNK1_TX_SPARE0, + },{ .name =3D "BNK1_TX_SPARE1", .addr =3D A_BNK1_TX_SPARE1, + .rsvd =3D 0xfff00000, + },{ .name =3D "BNK1_SEL_EN1P8", .addr =3D A_BNK1_SEL_EN1P8, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK1_EN_B_POR_DETECT", .addr =3D A_BNK1_EN_B_POR_DETEC= T, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK1_LPF_BYP_POR_DETECT", .addr =3D A_BNK1_LPF_BYP_POR= _DETECT, + .reset =3D 0x1, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK1_EN_LATCH", .addr =3D A_BNK1_EN_LATCH, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK1_VBG_LPF_BYP_B", .addr =3D A_BNK1_VBG_LPF_BYP_B, + .reset =3D 0x1, + .rsvd =3D 0xfffffffe, + },{ .name =3D "BNK1_EN_AMP_B", .addr =3D A_BNK1_EN_AMP_B, + .rsvd =3D 0xfffffffc, + },{ .name =3D "BNK1_SPARE_BIAS", .addr =3D A_BNK1_SPARE_BIAS, + .rsvd =3D 0xfffffff0, + },{ .name =3D "BNK1_DRIVER_BIAS", .addr =3D A_BNK1_DRIVER_BIAS, + .rsvd =3D 0xffff8000, + },{ .name =3D "BNK1_VMODE", .addr =3D A_BNK1_VMODE, + .rsvd =3D 0xfffffffe, + .ro =3D 0x1, + },{ .name =3D "BNK1_SEL_AUX_IO_RX", .addr =3D A_BNK1_SEL_AUX_IO_RX, + .rsvd =3D 0xfc000000, + },{ .name =3D "BNK1_EN_TX_HS_MODE", .addr =3D A_BNK1_EN_TX_HS_MODE, + .rsvd =3D 0xfc000000, + },{ .name =3D "SD0_CLK_CTRL", .addr =3D A_SD0_CLK_CTRL, + .rsvd =3D 0xfffffff8, + },{ .name =3D "SD0_CTRL_REG", .addr =3D A_SD0_CTRL_REG, + .rsvd =3D 0xfffffffe, + .pre_write =3D sd0_ctrl_reg_prew, + },{ .name =3D "SD0_CONFIG_REG1", .addr =3D A_SD0_CONFIG_REG1, + .reset =3D 0x3250, + .rsvd =3D 0xffff8000, + },{ .name =3D "SD0_CONFIG_REG2", .addr =3D A_SD0_CONFIG_REG2, + .reset =3D 0xffc, + .rsvd =3D 0xffffc000, + },{ .name =3D "SD0_CONFIG_REG3", .addr =3D A_SD0_CONFIG_REG3, + .reset =3D 0x407, + .rsvd =3D 0xfffff800, + },{ .name =3D "SD0_INITPRESET", .addr =3D A_SD0_INITPRESET, + .reset =3D 0x100, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_DSPPRESET", .addr =3D A_SD0_DSPPRESET, + .reset =3D 0x4, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_HSPDPRESET", .addr =3D A_SD0_HSPDPRESET, + .reset =3D 0x2, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_SDR12PRESET", .addr =3D A_SD0_SDR12PRESET, + .reset =3D 0x4, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_SDR25PRESET", .addr =3D A_SD0_SDR25PRESET, + .reset =3D 0x2, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_SDR50PRSET", .addr =3D A_SD0_SDR50PRSET, + .reset =3D 0x1, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_SDR104PRST", .addr =3D A_SD0_SDR104PRST, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_DDR50PRESET", .addr =3D A_SD0_DDR50PRESET, + .reset =3D 0x2, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD0_MAXCUR1P8", .addr =3D A_SD0_MAXCUR1P8, + .rsvd =3D 0xffffff00, + },{ .name =3D "SD0_MAXCUR3P0", .addr =3D A_SD0_MAXCUR3P0, + .rsvd =3D 0xffffff00, + },{ .name =3D "SD0_MAXCUR3P3", .addr =3D A_SD0_MAXCUR3P3, + .rsvd =3D 0xffffff00, + },{ .name =3D "SD0_DLL_CTRL", .addr =3D A_SD0_DLL_CTRL, + .reset =3D 0x1, + .rsvd =3D 0xfffffc00, + .ro =3D 0x19, + },{ .name =3D "SD0_CDN_CTRL", .addr =3D A_SD0_CDN_CTRL, + .rsvd =3D 0xfffffffe, + },{ .name =3D "SD0_DLL_TEST", .addr =3D A_SD0_DLL_TEST, + .rsvd =3D 0xff000000, + },{ .name =3D "SD0_RX_TUNING_SEL", .addr =3D A_SD0_RX_TUNING_SEL, + .rsvd =3D 0xfffffe00, + .ro =3D 0x1ff, + },{ .name =3D "SD0_DLL_DIV_MAP0", .addr =3D A_SD0_DLL_DIV_MAP0, + .reset =3D 0x50505050, + },{ .name =3D "SD0_DLL_DIV_MAP1", .addr =3D A_SD0_DLL_DIV_MAP1, + .reset =3D 0x50505050, + },{ .name =3D "SD0_IOU_COHERENT_CTRL", .addr =3D A_SD0_IOU_COHERENT_C= TRL, + .rsvd =3D 0xfffffff0, + },{ .name =3D "SD0_IOU_INTERCONNECT_ROUTE", + .addr =3D A_SD0_IOU_INTERCONNECT_ROUTE, + .rsvd =3D 0xfffffffe, + },{ .name =3D "SD0_IOU_RAM", .addr =3D A_SD0_IOU_RAM, + .reset =3D 0x24, + .rsvd =3D 0xffffff80, + },{ .name =3D "SD0_IOU_INTERCONNECT_QOS", + .addr =3D A_SD0_IOU_INTERCONNECT_QOS, + .rsvd =3D 0xfffffff0, + },{ .name =3D "SD1_CLK_CTRL", .addr =3D A_SD1_CLK_CTRL, + .rsvd =3D 0xfffffffc, + },{ .name =3D "SD1_CTRL_REG", .addr =3D A_SD1_CTRL_REG, + .rsvd =3D 0xfffffffe, + .pre_write =3D sd1_ctrl_reg_prew, + },{ .name =3D "SD1_CONFIG_REG1", .addr =3D A_SD1_CONFIG_REG1, + .reset =3D 0x3250, + .rsvd =3D 0xffff8000, + },{ .name =3D "SD1_CONFIG_REG2", .addr =3D A_SD1_CONFIG_REG2, + .reset =3D 0xffc, + .rsvd =3D 0xffffc000, + },{ .name =3D "SD1_CONFIG_REG3", .addr =3D A_SD1_CONFIG_REG3, + .reset =3D 0x407, + .rsvd =3D 0xfffff800, + },{ .name =3D "SD1_INITPRESET", .addr =3D A_SD1_INITPRESET, + .reset =3D 0x100, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_DSPPRESET", .addr =3D A_SD1_DSPPRESET, + .reset =3D 0x4, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_HSPDPRESET", .addr =3D A_SD1_HSPDPRESET, + .reset =3D 0x2, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_SDR12PRESET", .addr =3D A_SD1_SDR12PRESET, + .reset =3D 0x4, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_SDR25PRESET", .addr =3D A_SD1_SDR25PRESET, + .reset =3D 0x2, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_SDR50PRSET", .addr =3D A_SD1_SDR50PRSET, + .reset =3D 0x1, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_SDR104PRST", .addr =3D A_SD1_SDR104PRST, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_DDR50PRESET", .addr =3D A_SD1_DDR50PRESET, + .reset =3D 0x2, + .rsvd =3D 0xffffe000, + },{ .name =3D "SD1_MAXCUR1P8", .addr =3D A_SD1_MAXCUR1P8, + .rsvd =3D 0xffffff00, + },{ .name =3D "SD1_MAXCUR3P0", .addr =3D A_SD1_MAXCUR3P0, + .rsvd =3D 0xffffff00, + },{ .name =3D "SD1_MAXCUR3P3", .addr =3D A_SD1_MAXCUR3P3, + .rsvd =3D 0xffffff00, + },{ .name =3D "SD1_DLL_CTRL", .addr =3D A_SD1_DLL_CTRL, + .reset =3D 0x1, + .rsvd =3D 0xfffffc00, + .ro =3D 0x19, + },{ .name =3D "SD1_CDN_CTRL", .addr =3D A_SD1_CDN_CTRL, + .rsvd =3D 0xfffffffe, + },{ .name =3D "SD1_DLL_TEST", .addr =3D A_SD1_DLL_TEST, + .rsvd =3D 0xff000000, + },{ .name =3D "SD1_RX_TUNING_SEL", .addr =3D A_SD1_RX_TUNING_SEL, + .rsvd =3D 0xfffffe00, + .ro =3D 0x1ff, + },{ .name =3D "SD1_DLL_DIV_MAP0", .addr =3D A_SD1_DLL_DIV_MAP0, + .reset =3D 0x50505050, + },{ .name =3D "SD1_DLL_DIV_MAP1", .addr =3D A_SD1_DLL_DIV_MAP1, + .reset =3D 0x50505050, + },{ .name =3D "SD1_IOU_COHERENT_CTRL", .addr =3D A_SD1_IOU_COHERENT_C= TRL, + .rsvd =3D 0xfffffff0, + },{ .name =3D "SD1_IOU_INTERCONNECT_ROUTE", + .addr =3D A_SD1_IOU_INTERCONNECT_ROUTE, + .rsvd =3D 0xfffffffe, + },{ .name =3D "SD1_IOU_RAM", .addr =3D A_SD1_IOU_RAM, + .reset =3D 0x24, + .rsvd =3D 0xffffff80, + },{ .name =3D "SD1_IOU_INTERCONNECT_QOS", + .addr =3D A_SD1_IOU_INTERCONNECT_QOS, + .rsvd =3D 0xfffffff0, + },{ .name =3D "OSPI_QSPI_IOU_AXI_MUX_SEL", + .addr =3D A_OSPI_QSPI_IOU_AXI_MUX_SEL, + .reset =3D 0x1, + .rsvd =3D 0xfffffffc, + .pre_write =3D ospi_qspi_iou_axi_mux_sel_prew, + },{ .name =3D "QSPI_IOU_COHERENT_CTRL", .addr =3D A_QSPI_IOU_COHERENT= _CTRL, + .rsvd =3D 0xfffffff0, + },{ .name =3D "QSPI_IOU_INTERCONNECT_ROUTE", + .addr =3D A_QSPI_IOU_INTERCONNECT_ROUTE, + .rsvd =3D 0xfffffffe, + },{ .name =3D "QSPI_IOU_RAM", .addr =3D A_QSPI_IOU_RAM, + .reset =3D 0x1224, + .rsvd =3D 0xffffc000, + },{ .name =3D "QSPI_IOU_INTERCONNECT_QOS", + .addr =3D A_QSPI_IOU_INTERCONNECT_QOS, + .rsvd =3D 0xfffffff0, + },{ .name =3D "OSPI_IOU_COHERENT_CTRL", .addr =3D A_OSPI_IOU_COHERENT= _CTRL, + .rsvd =3D 0xfffffff0, + },{ .name =3D "OSPI_IOU_INTERCONNECT_ROUTE", + .addr =3D A_OSPI_IOU_INTERCONNECT_ROUTE, + .rsvd =3D 0xfffffffe, + },{ .name =3D "OSPI_IOU_RAM", .addr =3D A_OSPI_IOU_RAM, + .reset =3D 0xa, + .rsvd =3D 0xffffffc0, + },{ .name =3D "OSPI_IOU_INTERCONNECT_QOS", + .addr =3D A_OSPI_IOU_INTERCONNECT_QOS, + .rsvd =3D 0xfffffff0, + },{ .name =3D "OSPI_REFCLK_DLY_CTRL", .addr =3D A_OSPI_REFCLK_DLY_CTR= L, + .reset =3D 0x13, + .rsvd =3D 0xffffffe0, + },{ .name =3D "CUR_PWR_ST", .addr =3D A_CUR_PWR_ST, + .rsvd =3D 0xfffffffc, + .ro =3D 0x3, + },{ .name =3D "CONNECT_ST", .addr =3D A_CONNECT_ST, + .rsvd =3D 0xfffffffe, + .ro =3D 0x1, + },{ .name =3D "PW_STATE_REQ", .addr =3D A_PW_STATE_REQ, + .rsvd =3D 0xfffffffc, + },{ .name =3D "HOST_U2_PORT_DISABLE", .addr =3D A_HOST_U2_PORT_DISABL= E, + .rsvd =3D 0xfffffffe, + },{ .name =3D "DBG_U2PMU", .addr =3D A_DBG_U2PMU, + .ro =3D 0xffffffff, + },{ .name =3D "DBG_U2PMU_EXT1", .addr =3D A_DBG_U2PMU_EXT1, + .ro =3D 0xffffffff, + },{ .name =3D "DBG_U2PMU_EXT2", .addr =3D A_DBG_U2PMU_EXT2, + .rsvd =3D 0xfffffff0, + .ro =3D 0xf, + },{ .name =3D "PME_GEN_U2PMU", .addr =3D A_PME_GEN_U2PMU, + .rsvd =3D 0xfffffffe, + .ro =3D 0x1, + },{ .name =3D "PWR_CONFIG_USB2", .addr =3D A_PWR_CONFIG_USB2, + .rsvd =3D 0xc0000000, + },{ .name =3D "PHY_HUB", .addr =3D A_PHY_HUB, + .rsvd =3D 0xfffffffc, + .ro =3D 0x2, + },{ .name =3D "CTRL", .addr =3D A_CTRL, + },{ .name =3D "ISR", .addr =3D A_ISR, + .w1c =3D 0x1, + .post_write =3D isr_postw, + },{ .name =3D "IMR", .addr =3D A_IMR, + .reset =3D 0x1, + .ro =3D 0x1, + },{ .name =3D "IER", .addr =3D A_IER, + .pre_write =3D ier_prew, + },{ .name =3D "IDR", .addr =3D A_IDR, + .pre_write =3D idr_prew, + },{ .name =3D "ITR", .addr =3D A_ITR, + .pre_write =3D itr_prew, + },{ .name =3D "PARITY_ISR", .addr =3D A_PARITY_ISR, + .w1c =3D 0x1fff, + .post_write =3D parity_isr_postw, + },{ .name =3D "PARITY_IMR", .addr =3D A_PARITY_IMR, + .reset =3D 0x1fff, + .ro =3D 0x1fff, + },{ .name =3D "PARITY_IER", .addr =3D A_PARITY_IER, + .pre_write =3D parity_ier_prew, + },{ .name =3D "PARITY_IDR", .addr =3D A_PARITY_IDR, + .pre_write =3D parity_idr_prew, + },{ .name =3D "PARITY_ITR", .addr =3D A_PARITY_ITR, + .pre_write =3D parity_itr_prew, + },{ .name =3D "WPROT0", .addr =3D A_WPROT0, + .reset =3D 0x1, + } +}; + +static void xlnx_versal_pmc_iou_slcr_reset_init(Object *obj, ResetType typ= e) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(obj); + unsigned int i; + + for (i =3D 0; i < ARRAY_SIZE(s->regs_info); ++i) { + register_reset(&s->regs_info[i]); + } +} + +static void xlnx_versal_pmc_iou_slcr_reset_hold(Object *obj) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(obj); + + parity_imr_update_irq(s); + imr_update_irq(s); + + /* + * Setup OSPI_QSPI mux + * By default axi slave interface is enabled for ospi-dma + */ + qemu_set_irq(s->ospi_mux_sel, 0); + qemu_set_irq(s->qspi_ospi_mux_sel, 1); +} + +static const MemoryRegionOps pmc_iou_slcr_ops =3D { + .read =3D register_read_memory, + .write =3D register_write_memory, + .endianness =3D DEVICE_LITTLE_ENDIAN, + .valid =3D { + .min_access_size =3D 4, + .max_access_size =3D 4, + }, +}; + +static void xlnx_versal_pmc_iou_slcr_realize(DeviceState *dev, Error **err= p) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(dev); + + qdev_init_gpio_out_named(dev, s->sd_emmc_sel, "sd-emmc-sel", 2); + qdev_init_gpio_out_named(dev, &s->qspi_ospi_mux_sel, + "qspi-ospi-mux-sel", 1); + qdev_init_gpio_out_named(dev, &s->ospi_mux_sel, "ospi-mux-sel", 1); +} + +static void xlnx_versal_pmc_iou_slcr_init(Object *obj) +{ + XlnxVersalPmcIouSlcr *s =3D XILINX_VERSAL_PMC_IOU_SLCR(obj); + SysBusDevice *sbd =3D SYS_BUS_DEVICE(obj); + RegisterInfoArray *reg_array; + + memory_region_init(&s->iomem, obj, TYPE_XILINX_VERSAL_PMC_IOU_SLCR, + XILINX_VERSAL_PMC_IOU_SLCR_R_MAX * 4); + reg_array =3D + register_init_block32(DEVICE(obj), pmc_iou_slcr_regs_info, + ARRAY_SIZE(pmc_iou_slcr_regs_info), + s->regs_info, s->regs, + &pmc_iou_slcr_ops, + XILINX_VERSAL_PMC_IOU_SLCR_ERR_DEBUG, + XILINX_VERSAL_PMC_IOU_SLCR_R_MAX * 4); + memory_region_add_subregion(&s->iomem, + 0x0, + ®_array->mem); + sysbus_init_mmio(sbd, &s->iomem); + sysbus_init_irq(sbd, &s->irq_parity_imr); + sysbus_init_irq(sbd, &s->irq_imr); +} + +static const VMStateDescription vmstate_pmc_iou_slcr =3D { + .name =3D TYPE_XILINX_VERSAL_PMC_IOU_SLCR, + .version_id =3D 1, + .minimum_version_id =3D 1, + .fields =3D (VMStateField[]) { + VMSTATE_UINT32_ARRAY(regs, XlnxVersalPmcIouSlcr, + XILINX_VERSAL_PMC_IOU_SLCR_R_MAX), + VMSTATE_END_OF_LIST(), + } +}; + +static void xlnx_versal_pmc_iou_slcr_class_init(ObjectClass *klass, void *= data) +{ + DeviceClass *dc =3D DEVICE_CLASS(klass); + ResettableClass *rc =3D RESETTABLE_CLASS(klass); + + dc->realize =3D xlnx_versal_pmc_iou_slcr_realize; + dc->vmsd =3D &vmstate_pmc_iou_slcr; + rc->phases.enter =3D xlnx_versal_pmc_iou_slcr_reset_init; + rc->phases.hold =3D xlnx_versal_pmc_iou_slcr_reset_hold; +} + +static const TypeInfo xlnx_versal_pmc_iou_slcr_info =3D { + .name =3D TYPE_XILINX_VERSAL_PMC_IOU_SLCR, + .parent =3D TYPE_SYS_BUS_DEVICE, + .instance_size =3D sizeof(XlnxVersalPmcIouSlcr), + .class_init =3D xlnx_versal_pmc_iou_slcr_class_init, + .instance_init =3D xlnx_versal_pmc_iou_slcr_init, +}; + +static void xlnx_versal_pmc_iou_slcr_register_types(void) +{ + type_register_static(&xlnx_versal_pmc_iou_slcr_info); +} + +type_init(xlnx_versal_pmc_iou_slcr_register_types) diff --git a/hw/misc/meson.build b/hw/misc/meson.build index d1a1169108..6dcbe044f3 100644 --- a/hw/misc/meson.build +++ b/hw/misc/meson.build @@ -84,7 +84,10 @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( )) softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) -softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-xra= mc.c')) +softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( + 'xlnx-versal-xramc.c', + 'xlnx-versal-pmc-iou-slcr.c', +)) softmmu_ss.add(when: 'CONFIG_STM32F2XX_SYSCFG', if_true: files('stm32f2xx_= syscfg.c')) softmmu_ss.add(when: 'CONFIG_STM32F4XX_SYSCFG', if_true: files('stm32f4xx_= syscfg.c')) softmmu_ss.add(when: 'CONFIG_STM32F4XX_EXTI', if_true: files('stm32f4xx_ex= ti.c')) --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642783202; cv=pass; d=zohomail.com; s=zohoarc; b=bdCzpkXB176AeZUjJa+OwmkdKMk+TA1isN1gv19N8QemyJ4ECZ4GcDTwq/4PsnqQMHuiSFuJwk49AsLXoeagkeqKArtZA4aB4wzdmLJ7jhWMUc+5IzDy9SLlu0wyM17dGgkV8FP1/xRupIGSA7PG8Kgni/6/R+1MquHhvoSTzxI= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642783202; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=DkpyloXTE5MzFobJzHwk+rl1f88IYeMXw75hzZP8kaE=; b=Ou7jUNrebp2SKlLOgKaMeJe2onZGM9CtVNumCvt/NxPUhZ7RtBflqvQxe6jE7JZ9t25TBUz5EF/N8r4Egoe/2niBuglNVtq7PubEA3XsCtI/GS092wHmAFcsoijUkxCKETT7CUAgQwI79rfmQBfwoneKkXrMyxfRHk0WEw7ex9k= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642783202363985.5515903585076; Fri, 21 Jan 2022 08:40:02 -0800 (PST) Received: from localhost ([::1]:57076 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwxF-0006MP-4t for importer@patchew.org; Fri, 21 Jan 2022 11:40:01 -0500 Received: from eggs.gnu.org ([209.51.188.92]:60152) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwox-00012y-5M for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:31:28 -0500 Received: from mail-sn1anam02on2057.outbound.protection.outlook.com ([40.107.96.57]:6070 helo=NAM02-SN1-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwoq-0000lL-Tj for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:31:24 -0500 Received: from BN9PR03CA0310.namprd03.prod.outlook.com (2603:10b6:408:112::15) by SJ0PR02MB7165.namprd02.prod.outlook.com (2603:10b6:a03:298::17) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.8; Fri, 21 Jan 2022 16:11:51 +0000 Received: from BN1NAM02FT047.eop-nam02.prod.protection.outlook.com (2603:10b6:408:112:cafe::61) by BN9PR03CA0310.outlook.office365.com (2603:10b6:408:112::15) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Fri, 21 Jan 2022 16:11:50 +0000 Received: from xsj-pvapexch01.xlnx.xilinx.com (149.199.62.198) by BN1NAM02FT047.mail.protection.outlook.com (10.13.3.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:11:50 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch01.xlnx.xilinx.com (172.19.86.40) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:11:48 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:11:48 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwVw-0002nH-Cs; Fri, 21 Jan 2022 08:11:48 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=KNMmYQb8/3PgoGn8u/JHLca1UqH+IZFAUx2b9v6NuHLcXeiZQ90SEi6EdkIeU82OovtG2zTK1j+pNnnNBtPNbHCXhZV+r+ZenUPRkuMsPLTS9Z4VLfnqU5Yy0WglCtU3b3ViL4QtqNmusfBbPd24db02hM4S4qaAXJbtrdgYUzMvRFyhHWZOEM1DRu8QqxiAX3juJJZ8zZ+XoA6WurkLVbiWxDlczgM/0Cpy4vhsW7rlNzb/YlVATR4Tmp/geSHKioOw0iYuppbB6u5vZ5IVsV81xb8feIIyChHLGc0QgsJbX9hX4nAdL0LznG4cfnrcR2tZq2V+F/xTv92+58qgug== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=DkpyloXTE5MzFobJzHwk+rl1f88IYeMXw75hzZP8kaE=; b=PKKMY7HFkCosB7U0S60yV697Hlebbm+GBrz72GwXtV51IBmoRToc7UX7VqTDzpLcCXBxzeAhOBG3x8q3rvtLTWvLsLaMRfZUnUTix/GjveMMSk+H1UdsTEvbg5jHjs8LUkTJMPl+LuR4+qwLuForkjihKQiAyOGC4a5+qMbj0RBaWjGsrL6Z7iKHO98MASxEP9aR8eM+TzfMP+Ou3+wRkA8VZm9MEC4ud4+MZakW+HqcAuP3xRZ5dO/OXrknVA1vJ5jY1HVPX+cTkiEUsJHoy/fRcihlN7QE6P1pEWURPdyXvuyv6xW1q8mc0KNdyJgacpFIeYQI+fulBr8l62W6NQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=DkpyloXTE5MzFobJzHwk+rl1f88IYeMXw75hzZP8kaE=; b=riUX32TB42AYbO0kjl1urV7uMoZwBTT4Wfejp2pa6H4QA5dw6D2nDcIN4M1/uDkfB+lMbqf9v13YQnXXyxB5aZqXLi5zKkrwQP6u1xR1CcFpXVQIgg3/C9J5r2rbp7PBURd5SDOHu61uJxf6OoJ884X7D00CxzsNdt6BOfold24= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch01.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 02/10] hw/arm/xlnx-versal: 'Or' the interrupts from the BBRAM and RTC models Date: Fri, 21 Jan 2022 16:11:33 +0000 Message-ID: <20220121161141.14389-3-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 9eac156d-1aa5-4244-43ba-08d9dcf8bb7a X-MS-TrafficTypeDiagnostic: SJ0PR02MB7165:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:454; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: 9icUV6TjqNy6NBFRcNSGyjjlzkh84lL6JZwQd3c7c36CZme6+YrKFfYrdoGGVgWX0QJCD7FbkiQQxDgizMF7ls793G2og9Z0XxTV3Bd6wSYu7CfW154nHQlEfl7yzXrv72L0n90tt4fFfSOaoTLoh/HKCw5shSjpf1bWxRrU7p8eexcG5tnYEeSTUjrj/q7reWQzNThF4dYlZgiJODG1fqfx7pFFcYXjxMxrvxsiqjupk5qbU1nW0xHkxAzZZf9bnzXnzaDJOZfJCNNcuygX7iExxiHIoPC7B72QBCEJIJm7JrQvWw8s1VvJ4newkCM2ML9GFi6e0WTIVdvDX3uXMJ9b0E6gWV1uergfdhH+QkR/RUJO3Gs2zH064lQH8Y9W69oXdAe9dQUAKybhlBJdwn4UtdgGFf8pgVLiKrzu3HiYdTnwy64TcepENq/xkzwMAEXmK4myLrJdbK1E2YFOcdmv3ytpBlJPCES1iAWWcH4SArH8sSS6ay1mYC/gg19kIfW8Lit3Fp0nqutb3LomYu+jdHJV6BmHDu3pa9xqRpsSmOYEPsk6K6sPZj2yicwDt5BohV+7IJyAMN8RL0zf4bzfiYBQOzhfFzfMq8zWvSuRbFwt5LwXMyPE34b9mjwSAZumseCdbkjyEO+v0NjY5TAvD10w/1LbSh80FuL1EaFrO+IdONlpK4DqNMwNfpYqlSAr6yVQ7pVxgmqSakOFk/vuOS6DxDOs0YK2kV/k6ZKtcRnNRJmC+wWLiY2IQHFXZdf9D4rYo945bYZwU1Dk6A== X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch01.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(36840700001)(46966006)(7696005)(186003)(508600001)(1076003)(70206006)(82310400004)(426003)(44832011)(4326008)(8936002)(54906003)(26005)(2616005)(336012)(2906002)(8676002)(7636003)(36756003)(47076005)(316002)(356005)(36860700001)(9786002)(83380400001)(5660300002)(6916009)(6666004)(70586007)(102446001)(170073001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:11:50.3581 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 9eac156d-1aa5-4244-43ba-08d9dcf8bb7a X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch01.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: BN1NAM02FT047.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: SJ0PR02MB7165 Received-SPF: pass client-ip=40.107.96.57; envelope-from=figlesia@xilinx.com; helo=NAM02-SN1-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642783204454100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add an orgate and 'or' the interrupts from the BBRAM and RTC models. Signed-off-by: Francisco Iglesias Reviewed-by: Peter Maydell Reviewed-by: Luc Michel --- include/hw/arm/xlnx-versal.h | 5 +++-- hw/arm/xlnx-versal-virt.c | 2 +- hw/arm/xlnx-versal.c | 28 ++++++++++++++++++++++++++-- 3 files changed, 30 insertions(+), 5 deletions(-) diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h index 895ba12c61..62fb6f0a68 100644 --- a/include/hw/arm/xlnx-versal.h +++ b/include/hw/arm/xlnx-versal.h @@ -85,6 +85,8 @@ struct Versal { XlnxEFuse efuse; XlnxVersalEFuseCtrl efuse_ctrl; XlnxVersalEFuseCache efuse_cache; + + qemu_or_irq apb_irq_orgate; } pmc; =20 struct { @@ -111,8 +113,7 @@ struct Versal { #define VERSAL_GEM1_WAKE_IRQ_0 59 #define VERSAL_ADMA_IRQ_0 60 #define VERSAL_XRAM_IRQ_0 79 -#define VERSAL_BBRAM_APB_IRQ_0 121 -#define VERSAL_RTC_APB_ERR_IRQ 121 +#define VERSAL_PMC_APB_IRQ 121 #define VERSAL_SD0_IRQ_0 126 #define VERSAL_EFUSE_IRQ 139 #define VERSAL_RTC_ALARM_IRQ 142 diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c index 0c5edc898e..8ea9979710 100644 --- a/hw/arm/xlnx-versal-virt.c +++ b/hw/arm/xlnx-versal-virt.c @@ -365,7 +365,7 @@ static void fdt_add_bbram_node(VersalVirt *s) qemu_fdt_add_subnode(s->fdt, name); =20 qemu_fdt_setprop_cells(s->fdt, name, "interrupts", - GIC_FDT_IRQ_TYPE_SPI, VERSAL_BBRAM_APB_IRQ_0, + GIC_FDT_IRQ_TYPE_SPI, VERSAL_PMC_APB_IRQ, GIC_FDT_IRQ_FLAGS_LEVEL_HI); qemu_fdt_setprop(s->fdt, name, "interrupt-names", interrupt_names, sizeof(interrupt_names)); diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c index b2705b6925..fefd00b57c 100644 --- a/hw/arm/xlnx-versal.c +++ b/hw/arm/xlnx-versal.c @@ -25,6 +25,8 @@ #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") #define GEM_REVISION 0x40070106 =20 +#define VERSAL_NUM_PMC_APB_IRQS 2 + static void versal_create_apu_cpus(Versal *s) { int i; @@ -260,6 +262,25 @@ static void versal_create_sds(Versal *s, qemu_irq *pic) } } =20 +static void versal_create_pmc_apb_irq_orgate(Versal *s, qemu_irq *pic) +{ + DeviceState *orgate; + + /* + * The VERSAL_PMC_APB_IRQ is an 'or' of the interrupts from the follow= ing + * models: + * - RTC + * - BBRAM + */ + object_initialize_child(OBJECT(s), "pmc-apb-irq-orgate", + &s->pmc.apb_irq_orgate, TYPE_OR_IRQ); + orgate =3D DEVICE(&s->pmc.apb_irq_orgate); + object_property_set_int(OBJECT(orgate), + "num-lines", VERSAL_NUM_PMC_APB_IRQS, &error_f= atal); + qdev_realize(orgate, NULL, &error_fatal); + qdev_connect_gpio_out(orgate, 0, pic[VERSAL_PMC_APB_IRQ]); +} + static void versal_create_rtc(Versal *s, qemu_irq *pic) { SysBusDevice *sbd; @@ -277,7 +298,8 @@ static void versal_create_rtc(Versal *s, qemu_irq *pic) * TODO: Connect the ALARM and SECONDS interrupts once our RTC model * supports them. */ - sysbus_connect_irq(sbd, 1, pic[VERSAL_RTC_APB_ERR_IRQ]); + sysbus_connect_irq(sbd, 1, + qdev_get_gpio_in(DEVICE(&s->pmc.apb_irq_orgate), 0)= ); } =20 static void versal_create_xrams(Versal *s, qemu_irq *pic) @@ -328,7 +350,8 @@ static void versal_create_bbram(Versal *s, qemu_irq *pi= c) sysbus_realize(sbd, &error_fatal); memory_region_add_subregion(&s->mr_ps, MM_PMC_BBRAM_CTRL, sysbus_mmio_get_region(sbd, 0)); - sysbus_connect_irq(sbd, 0, pic[VERSAL_BBRAM_APB_IRQ_0]); + sysbus_connect_irq(sbd, 0, + qdev_get_gpio_in(DEVICE(&s->pmc.apb_irq_orgate), 1)= ); } =20 static void versal_realize_efuse_part(Versal *s, Object *dev, hwaddr base) @@ -455,6 +478,7 @@ static void versal_realize(DeviceState *dev, Error **er= rp) versal_create_gems(s, pic); versal_create_admas(s, pic); versal_create_sds(s, pic); + versal_create_pmc_apb_irq_orgate(s, pic); versal_create_rtc(s, pic); versal_create_xrams(s, pic); versal_create_bbram(s, pic); --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642781698; cv=pass; d=zohomail.com; s=zohoarc; b=fwRfqlLjlE7ro1zS0CG0kxNR9D+6fipN9PArHuo+2nTfigPgdbctMelgRXcF52r5LkD7mlsC0MkRJQKaAioDjRcZDaRV97BPSxDrJk4nIQ/BqqSavpfa2Vgp/JW0JKUkiQxt/qvwtj51hH/cIZ5tXhpjuddZ4fvM+NKRScxcP7g= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642781698; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=5w7EXF2ELMypq/v1pCQ/8kfl/RVgvl7WRs9pW7TF9D0=; b=nrYekqMvYLkiqwtmdYwLUiaTBlgpfmS06NR2z4ZIHZcrO81qykBOPe5Tutc2eBx2hAe3qGwufWUlhv4vWyCfm1pBLGF2/ltd5VTVqnki1tBl6MXqQJe9CaBXf+4XHHYKNsPQBcdCiXMF3HZKCNKZwEjji6naDs1Vjw2kYpHCQMs= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 164278169811755.51536679335368; Fri, 21 Jan 2022 08:14:58 -0800 (PST) Received: from localhost ([::1]:51258 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwYy-000809-WC for importer@patchew.org; Fri, 21 Jan 2022 11:14:57 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55350) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWS-0005Sw-6f for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:20 -0500 Received: from mail-mw2nam12on2065.outbound.protection.outlook.com ([40.107.244.65]:21568 helo=NAM12-MW2-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWQ-00068L-0E for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:19 -0500 Received: from DS7PR03CA0085.namprd03.prod.outlook.com (2603:10b6:5:3bb::30) by MW4PR02MB7315.namprd02.prod.outlook.com (2603:10b6:303:77::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7; Fri, 21 Jan 2022 16:12:15 +0000 Received: from DM3NAM02FT062.eop-nam02.prod.protection.outlook.com (2603:10b6:5:3bb:cafe::7a) by DS7PR03CA0085.outlook.office365.com (2603:10b6:5:3bb::30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Fri, 21 Jan 2022 16:12:15 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (149.199.62.198) by DM3NAM02FT062.mail.protection.outlook.com (10.13.5.10) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:15 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:11:50 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:11:50 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwVy-0002nH-Co; Fri, 21 Jan 2022 08:11:50 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=RTMUk8tdx4Puie2J0Bc2GFCo66NVAa/ixwUnX2F7Ncuw8cSVfSEvkufrAOzoBY8OBHjr9ETQoL0dHRBVFC4S7SdQD0PvZXE9EfPZR9f4rM85jPBpi8MocTMlrCO6hR5Mw/Z1eFAe++zAHrT8g74PLp3iFvFVptLYnslkEWmfxzOxVKSYz7YISM7NfIhg1Ssc5HzmibT8yG4Cf4ggd59ZK9vUQQeCfH+Pq5S6oGa083buz9tKiQ8aZd1m5gqzNQxW9Ef5I+vhoBg3B2TGvNkSJKhGcoWh9HBBBSiVRAlkPMaxCxypS1fz/swMzWiVFc0JYEk7egGFgvhHhjJv3ndmhw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=5w7EXF2ELMypq/v1pCQ/8kfl/RVgvl7WRs9pW7TF9D0=; b=NFj/TibRwX/t6HRbJKDrWC8FipJzPhoeKbstZp0+pSq1N2/cqQBuFUhoEH0hlW3tNVx86TLNdSpQmsXPTBTgt+8a5LRzdboaQtQUOi2cSjlOD1YLsmJ3AIYWROu7B6JhkCKAOo5p9ceIqruq/HrHGnF+Lem8qRes3wHTjzRTyLjvgfSrb7fQ7idf85OEfU8wcqew57+MN9uyE1OZRsUImd2B4RHh0EMgqv2/NQr9zsJXAmAbrCpQpDUi4OoCo5YHwGtXnzJgmx0TlEFYurvJxIYyZy5WoVWEjuqNaQSQZ/jcklkR45e8Jq2ukIAKR6+7Au0DJ73OUAaZztaA2w4/+g== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=5w7EXF2ELMypq/v1pCQ/8kfl/RVgvl7WRs9pW7TF9D0=; b=K5/Rpi2JfijNLnt36qaJ5JBPQuGPjcWnPejczSpep37G4emBS4qQc94qweqCsfV0DXIFgpdXicEwrOSQBlsyFMSt+oZpj19pWzwMSke+8+tvQnzvZdvo+UKpYtYu8cA4yT0xhlqE28v1d+bva0f3ho3dv3e8j9kK5EiG2OwShHw= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch02.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 03/10] hw/arm/xlnx-versal: Connect Versal's PMC SLCR Date: Fri, 21 Jan 2022 16:11:34 +0000 Message-ID: <20220121161141.14389-4-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 71b53384-d9b6-42d4-d8eb-08d9dcf8ca47 X-MS-TrafficTypeDiagnostic: MW4PR02MB7315:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:462; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: VAwbdSeuoty0q4Aeq0eZJv+MrRxSho/Ytcxk9HeqroPJfZr/xfhRj+we93jM+QFp2Wd1RKDjluRjR7UMtn5GEtdFYpe4nKpUQ/VxOuwsklLSdYlN7N3EP2JaIgra751rcc1+lbHXipBLdCvhhkEGvuHCZ3HbSkBuWjtgW1eFJ0zMKODxSnWbYbxh6VjbfpItXf3MikdaHz3Uw725YZWVdQ5INCcJim06j5MWG8ZAl+nEvsDCXghMXj7NiIF1EggyywrDLQi/a7Ua9wUW10b0OiiK1NKIbee5KwPU9Kryp2tuxVIHwBHWBLYxF3CZIrZ4HmfL+LS7Og/f97QH4kauQ76H6YBA4VDaTpEZPB4NUyrSFOvCC4Hm5NPY2SyMC5/R0JvuGMnD5FgUtmJu2XYT6+s+I0PVJxLS46os08G2PgjMj3/NOIaerYHzh5T8cQkvUfoyfvQKZgg+i52p7onHzP/sBSNU1/KSsONcwQDMH5lZXxUqXw96vTqr6kdhNcg6qp97VHKqmbQq45Kn8zEk62UnFVqNHbG/EgYSBOLyzMkotSN/c7U7tHHlb5OGcPXGEQQEoXqz81xsP2PJ98yFWpNzo0WpHKEyiZwb7LlAzYz7/lk1PC9gbr9Xa0d39JU7gnEQ3qDYnUYPa6eBO5xI6phcYuCsClFBGQuxNUVqLli+6M1jiRxQTtygpJCqSxbbVN4Uz1AlhcKGde4v8CWaT9DbDJtR+MIITdxoPk0XSYU= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch02.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(46966006)(36840700001)(7636003)(8936002)(4326008)(356005)(6666004)(83380400001)(508600001)(426003)(336012)(47076005)(9786002)(36756003)(82310400004)(2616005)(54906003)(7696005)(36860700001)(70586007)(26005)(70206006)(186003)(1076003)(6916009)(44832011)(2906002)(5660300002)(8676002)(316002)(102446001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:15.2404 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 71b53384-d9b6-42d4-d8eb-08d9dcf8ca47 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch02.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: DM3NAM02FT062.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: MW4PR02MB7315 Received-SPF: pass client-ip=40.107.244.65; envelope-from=figlesia@xilinx.com; helo=NAM12-MW2-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642781700764100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Connect Versal's PMC SLCR (system-level control registers) model. Signed-off-by: Francisco Iglesias Reviewed-by: Luc Michel --- include/hw/arm/xlnx-versal.h | 5 ++++ hw/arm/xlnx-versal.c | 71 ++++++++++++++++++++++++++++++++++++++++= +++- 2 files changed, 75 insertions(+), 1 deletion(-) diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h index 62fb6f0a68..811df73350 100644 --- a/include/hw/arm/xlnx-versal.h +++ b/include/hw/arm/xlnx-versal.h @@ -26,6 +26,7 @@ #include "hw/misc/xlnx-versal-xramc.h" #include "hw/nvram/xlnx-bbram.h" #include "hw/nvram/xlnx-versal-efuse.h" +#include "hw/misc/xlnx-versal-pmc-iou-slcr.h" =20 #define TYPE_XLNX_VERSAL "xlnx-versal" OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) @@ -78,6 +79,7 @@ struct Versal { struct { struct { SDHCIState sd[XLNX_VERSAL_NR_SDS]; + XlnxVersalPmcIouSlcr slcr; } iou; =20 XlnxZynqMPRTC rtc; @@ -179,6 +181,9 @@ struct Versal { #define MM_FPD_FPD_APU 0xfd5c0000 #define MM_FPD_FPD_APU_SIZE 0x100 =20 +#define MM_PMC_PMC_IOU_SLCR 0xf1060000 +#define MM_PMC_PMC_IOU_SLCR_SIZE 0x10000 + #define MM_PMC_SD0 0xf1040000U #define MM_PMC_SD0_SIZE 0x10000 #define MM_PMC_BBRAM_CTRL 0xf11f0000 diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c index fefd00b57c..c8c0c102c7 100644 --- a/hw/arm/xlnx-versal.c +++ b/hw/arm/xlnx-versal.c @@ -21,11 +21,13 @@ #include "kvm_arm.h" #include "hw/misc/unimp.h" #include "hw/arm/xlnx-versal.h" +#include "qemu/log.h" +#include "hw/sysbus.h" =20 #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") #define GEM_REVISION 0x40070106 =20 -#define VERSAL_NUM_PMC_APB_IRQS 2 +#define VERSAL_NUM_PMC_APB_IRQS 3 =20 static void versal_create_apu_cpus(Versal *s) { @@ -271,6 +273,7 @@ static void versal_create_pmc_apb_irq_orgate(Versal *s,= qemu_irq *pic) * models: * - RTC * - BBRAM + * - PMC SLCR */ object_initialize_child(OBJECT(s), "pmc-apb-irq-orgate", &s->pmc.apb_irq_orgate, TYPE_OR_IRQ); @@ -392,6 +395,23 @@ static void versal_create_efuse(Versal *s, qemu_irq *p= ic) sysbus_connect_irq(SYS_BUS_DEVICE(ctrl), 0, pic[VERSAL_EFUSE_IRQ]); } =20 +static void versal_create_pmc_iou_slcr(Versal *s, qemu_irq *pic) +{ + SysBusDevice *sbd; + + object_initialize_child(OBJECT(s), "versal-pmc-iou-slcr", &s->pmc.iou.= slcr, + TYPE_XILINX_VERSAL_PMC_IOU_SLCR); + + sbd =3D SYS_BUS_DEVICE(&s->pmc.iou.slcr); + sysbus_realize(sbd, &error_fatal); + + memory_region_add_subregion(&s->mr_ps, MM_PMC_PMC_IOU_SLCR, + sysbus_mmio_get_region(sbd, 0)); + + sysbus_connect_irq(sbd, 0, + qdev_get_gpio_in(DEVICE(&s->pmc.apb_irq_orgate), 2)= ); +} + /* This takes the board allocated linear DDR memory and creates aliases * for each split DDR range/aperture on the Versal address map. */ @@ -448,8 +468,31 @@ static void versal_unimp_area(Versal *s, const char *n= ame, memory_region_add_subregion(mr, base, mr_dev); } =20 +static void versal_unimp_sd_emmc_sel(void *opaque, int n, int level) +{ + qemu_log_mask(LOG_UNIMP, + "Selecting between enabling SD mode or eMMC mode on " + "controller %d is not yet implemented\n", n); +} + +static void versal_unimp_qspi_ospi_mux_sel(void *opaque, int n, int level) +{ + qemu_log_mask(LOG_UNIMP, + "Selecting between enabling the QSPI or OSPI linear addr= ess " + "region is not yet implemented\n"); +} + +static void versal_unimp_irq_parity_imr(void *opaque, int n, int level) +{ + qemu_log_mask(LOG_UNIMP, + "PMC SLCR parity interrupt behaviour " + "is not yet implemented\n"); +} + static void versal_unimp(Versal *s) { + qemu_irq gpio_in; + versal_unimp_area(s, "psm", &s->mr_ps, MM_PSM_START, MM_PSM_END - MM_PSM_START); versal_unimp_area(s, "crl", &s->mr_ps, @@ -464,6 +507,31 @@ static void versal_unimp(Versal *s) MM_IOU_SCNTR, MM_IOU_SCNTR_SIZE); versal_unimp_area(s, "iou-scntr-seucre", &s->mr_ps, MM_IOU_SCNTRS, MM_IOU_SCNTRS_SIZE); + + qdev_init_gpio_in_named(DEVICE(s), versal_unimp_sd_emmc_sel, + "sd-emmc-sel-dummy", 2); + qdev_init_gpio_in_named(DEVICE(s), versal_unimp_qspi_ospi_mux_sel, + "qspi-ospi-mux-sel-dummy", 1); + qdev_init_gpio_in_named(DEVICE(s), versal_unimp_irq_parity_imr, + "irq-parity-imr-dummy", 1); + + gpio_in =3D qdev_get_gpio_in_named(DEVICE(s), "sd-emmc-sel-dummy", 0); + qdev_connect_gpio_out_named(DEVICE(&s->pmc.iou.slcr), "sd-emmc-sel", 0, + gpio_in); + + gpio_in =3D qdev_get_gpio_in_named(DEVICE(s), "sd-emmc-sel-dummy", 1); + qdev_connect_gpio_out_named(DEVICE(&s->pmc.iou.slcr), "sd-emmc-sel", 1, + gpio_in); + + gpio_in =3D qdev_get_gpio_in_named(DEVICE(s), "qspi-ospi-mux-sel-dummy= ", 0); + qdev_connect_gpio_out_named(DEVICE(&s->pmc.iou.slcr), + "qspi-ospi-mux-sel", 0, + gpio_in); + + gpio_in =3D qdev_get_gpio_in_named(DEVICE(s), "irq-parity-imr-dummy", = 0); + qdev_connect_gpio_out_named(DEVICE(&s->pmc.iou.slcr), + SYSBUS_DEVICE_GPIO_IRQ, 0, + gpio_in); } =20 static void versal_realize(DeviceState *dev, Error **errp) @@ -483,6 +551,7 @@ static void versal_realize(DeviceState *dev, Error **er= rp) versal_create_xrams(s, pic); versal_create_bbram(s, pic); versal_create_efuse(s, pic); + versal_create_pmc_iou_slcr(s, pic); versal_map_ddr(s); versal_unimp(s); =20 --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642781697; cv=pass; d=zohomail.com; s=zohoarc; b=d0VkO4kIBWDI5zI+9PO5aKEQSdZn0xsiz4ZiUOg4zNZHHfXRk/UfajoPF9QDiwTp1sOv2aLKxXrXHnqQKXs5Ra8htBrFfo5wb7PNxoaFgN560sSWlqTsBURWgjy+2mmP8ksep8hj1k84TYPoO7BNNqfTeARWYWqv4e0jzSBT8sY= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642781697; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=0jzpA3o7yfCZyEGb+sygl8aIYSllNiSQ3kSdSq+IOs4=; b=DUfuFMHGosq+t+jvm/Fv7yPX7GdmEjku7ph26DnWdrMWlAHi5YsBq4t42hB1QxhC9+84qOVwGT/Rle5hMAkSt/canrYHGQMK/IAz/LpRdpl/Yb75+mCo4dcjSBJDd24zJFJB9oYfeMy/Fezy+WZo5uyu+OVbEf5gfIkxoTpSgqY= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642781697639427.12140339964844; Fri, 21 Jan 2022 08:14:57 -0800 (PST) Received: from localhost ([::1]:51172 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwYy-0007wS-LF for importer@patchew.org; Fri, 21 Jan 2022 11:14:56 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55348) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWS-0005Si-2P for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:20 -0500 Received: from mail-dm3nam07on2089.outbound.protection.outlook.com ([40.107.95.89]:5792 helo=NAM02-DM3-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWQ-00068N-2b for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:19 -0500 Received: from DS7PR03CA0075.namprd03.prod.outlook.com (2603:10b6:5:3bb::20) by DM6PR02MB6812.namprd02.prod.outlook.com (2603:10b6:5:213::13) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.8; Fri, 21 Jan 2022 16:12:15 +0000 Received: from DM3NAM02FT062.eop-nam02.prod.protection.outlook.com (2603:10b6:5:3bb:cafe::2a) by DS7PR03CA0075.outlook.office365.com (2603:10b6:5:3bb::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:15 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (149.199.62.198) by DM3NAM02FT062.mail.protection.outlook.com (10.13.5.10) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:15 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:11:52 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:11:52 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwW0-0002nH-C9; Fri, 21 Jan 2022 08:11:52 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=XmBLW4NlSWRLm31GH1SaiS7IfLgBo2VkcJ5aGiLeaBc4o0it/bLDkV0sKjDwHXbbtzcJ7n/DNVbTkjKFoY4jn8RhlRyTRuMdYa6SqI2wc+JVNd1lhn8IdQaF5cAJyvFAt6P9Uwwx0HkfHo6Ag93jM4tp7Ls/1Lr69b/m3WwleSXizNB6BVCpMDVQs4dh9+W2e7sBOeeENcKg6+f+QB4Yw2weOx4jhdM2TjtgnbOO13TCGVnKZviYQoq5n7pVwiCJQ1Kkm+yB5npHELw2nWTj08Qli05VafONMNqtfFLQA7VwDL6AXfFIxCrsdgh0PeMZ3KG2j/1Z8LtgrtEMCccC4Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=0jzpA3o7yfCZyEGb+sygl8aIYSllNiSQ3kSdSq+IOs4=; b=SVziL+6qyHgCx1yz46I73Re5uJPZ0JjA2h5/aHzSWOdGNdyiXMwLXUUa1lzP7PEVUwuVJ6T7hXvAa7pSp68uNDinOGabrmBLPVlr5tBlIaUHaT0tc7DbqkjDHx+0lEh/bY1v/UqrFnKRclDB/hcwVmwLRCLBoCShguMSv24KZ6AmEpgzDHJnJnSeGbmPSbwpt3TLsAq2IIDfOh4kqtnfyrmR+diB07yKg+Bn51ggAa08Pr4kr8eifHGPH7ZTYLwzmR/Peh4pHdqAKlPQYxmAmZV3+TDiLJXonz5U1shysfwaPXeR3Ju5O+0lE9cEtWCU0J1lCzmNLIz1yLwVD76/bA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=0jzpA3o7yfCZyEGb+sygl8aIYSllNiSQ3kSdSq+IOs4=; b=dmIKjTqjyIOq9l7vLDIos7qkCGtioMKx2b+G/48wlIo6bwO2NvFlXf2Lm1BfckNC5xBTeIE2c3nzMG7+xFrpRq6Ul+1+B7wNN82fWJ2o9a5r8ecK2GPIWiPmg58LxfRceRSO7Af16zEAhbG4chSO3ndKyIU8Bflp7+Ca60OzQbs= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch02.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 04/10] include/hw/dma/xlnx_csu_dma: Add in missing includes in the header Date: Fri, 21 Jan 2022 16:11:35 +0000 Message-ID: <20220121161141.14389-5-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: f4564570-7c94-402f-3779-08d9dcf8ca88 X-MS-TrafficTypeDiagnostic: DM6PR02MB6812:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:4303; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: ZZdbRGCHXF0jcXsMljXpFt6buEVzehqQjS8z/wFBNPW42ySFAdjfWRkDKk5MI5LZPJqBfgAXqZLZ5k8Lkh0T2bfHuK9OEM8B1oAQ1V/iHhJyNuegndZzS7ngLii2UOHRiV+eX78luzVqvp3E/0b8phm9E6HcJ/xtJ8HEcKtuOgsdhezQzrBTJMTGRHmuu+TIr9mCq4h/BvuVSAlWZmC4C3RUon/5mF8zw4gF3DQ3R8yTTD3XT39RuEFo8CUTm2kovOGk3fZv40MDGnrblL2cDbbUIixaCWS+WXt/T1xkZZ31iCy7ThriVOg4lujd/rt1uXvj3UJDrWMSOUt8hgr7vBZ83ete10pm+xyjHZAUigbjv56WLI4x/EF2Bh25cxFAKBB3iP5ruTFC7By7zR4bl2l9TeI+6l5/0Sew9BX7rEm9lKNxqMZoNB4sPppyreW6lTb4ZeSwfzZxm/kbWX+JwJbtcGuPbvAGr1kGIb8U4iFBYkFo266+MGb3MUonNwCKJTHZI44rHJy57r6vIJdJyt+HDpplXDiXyAEiZT0tnxS2L0zdS8jS/sE9cTgMlxdOZGgjBBp39Vs4SX0eq+fDeJ48DOdw2nbCp2RiKJv2LDdleXSioqTMTqHT1gU31O3tMVPDuRWqLOgaINWwyXvpk7PLpR7WphDijrZHGFNnst8DZucCj5HEaU9B/mW4r71BKwXrgKxo5UDKVsSHq7+krrW8wpKrKvDNMZrxhvGWMrQ= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch02.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(46966006)(36840700001)(6666004)(8936002)(1076003)(6916009)(7696005)(426003)(2616005)(336012)(82310400004)(44832011)(316002)(8676002)(36756003)(2906002)(356005)(4744005)(26005)(36860700001)(186003)(7636003)(47076005)(5660300002)(508600001)(54906003)(4326008)(9786002)(70586007)(70206006)(102446001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:15.6623 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: f4564570-7c94-402f-3779-08d9dcf8ca88 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch02.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: DM3NAM02FT062.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: DM6PR02MB6812 Received-SPF: pass client-ip=40.107.95.89; envelope-from=figlesia@xilinx.com; helo=NAM02-DM3-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642781698457100003 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add in the missing includes in the header for being able to build the DMA model when reusing it. Signed-off-by: Francisco Iglesias Reviewed-by: Peter Maydell Reviewed-by: Luc Michel --- include/hw/dma/xlnx_csu_dma.h | 5 +++++ 1 file changed, 5 insertions(+) diff --git a/include/hw/dma/xlnx_csu_dma.h b/include/hw/dma/xlnx_csu_dma.h index 9e9dc551e9..28806628b1 100644 --- a/include/hw/dma/xlnx_csu_dma.h +++ b/include/hw/dma/xlnx_csu_dma.h @@ -21,6 +21,11 @@ #ifndef XLNX_CSU_DMA_H #define XLNX_CSU_DMA_H =20 +#include "hw/sysbus.h" +#include "hw/register.h" +#include "hw/ptimer.h" +#include "hw/stream.h" + #define TYPE_XLNX_CSU_DMA "xlnx.csu_dma" =20 #define XLNX_CSU_DMA_R_MAX (0x2c / 4) --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642782301; cv=pass; d=zohomail.com; s=zohoarc; b=OLCWPYPd7haDNC08JZDrrScR5mg1Ax/xjGLVlCCFtVrbRqMsnvdmlCHrfl99q8gmUXpKjHB7MsRelxTD6cRMTECmqwpiALzAuJLv66CNeBEnkMStwePzO8XbPF/EhWh16FXyDOGRKRzlZjv7S5jQAUhVXk9dHQ6I5FxlF6yPG80= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642782301; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=3mjnvS/rxkOVCUeZAQCrNIEHrZlCn2Z5dsM9WYOLEhg=; b=HpYicMyev0mxLbu9J+KsfxFgT0DuXRnS8+0C3rYvt8nrD/qsXs1vuB4B22TvyCk0jvYcNwNwMGaSHzYv9AMnkuFGLGRQ5Eyew4RGGnSTkYlPtvpvTq9uA+m1wcbw+55Q9tXhBwTbvnw/9ER5MeOlpB511UkIkKloqH4l0ZKgGMA= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642782301861338.9404400417095; Fri, 21 Jan 2022 08:25:01 -0800 (PST) Received: from localhost ([::1]:37040 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwii-00017K-IR for importer@patchew.org; Fri, 21 Jan 2022 11:25:00 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55490) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWr-00064D-Dp for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:45 -0500 Received: from mail-mw2nam10on2071.outbound.protection.outlook.com ([40.107.94.71]:5569 helo=NAM10-MW2-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWo-0006AX-I9 for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:45 -0500 Received: from BN9PR03CA0778.namprd03.prod.outlook.com (2603:10b6:408:13a::33) by CH2PR02MB6806.namprd02.prod.outlook.com (2603:10b6:610:aa::8) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.10; Fri, 21 Jan 2022 16:12:38 +0000 Received: from BN1NAM02FT021.eop-nam02.prod.protection.outlook.com (2603:10b6:408:13a:cafe::e) by BN9PR03CA0778.outlook.office365.com (2603:10b6:408:13a::33) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Fri, 21 Jan 2022 16:12:38 +0000 Received: from xsj-pvapexch01.xlnx.xilinx.com (149.199.62.198) by BN1NAM02FT021.mail.protection.outlook.com (10.13.2.73) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:38 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch01.xlnx.xilinx.com (172.19.86.40) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:11:54 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:11:54 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwW2-0002nH-Bc; Fri, 21 Jan 2022 08:11:54 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=fwZGQfgDrhD/6l+S6skNyyC989UU0uBzM/B8p7e14FkPTTHwayHzU6j2dbjbQTXz21IpcoFoCqpKT8IBE4BdCIvNiVLo1Ui4enb6RPkIHbLr9R7xYemLlv1RE4AHwAO+AVgtfXqGDbQ0d2CQ2ToQ3MoNX5ogWIBZlm8a7/Jg84LRELBHLmQ6USdZ9lbguT+zUZavE9luGNYb26xKDqJuC+zcGtq1CQP6vAHq4GlQ3dXn0gUjcCR30RXKa5Dc4awi8Y56gG0ZJFWyhifc4YV6ICR5tGUnyhn4ElzwXijdHbKohfD/vFYz0sGYhfDg78xuk9rtHokrds3wk8V014QqZg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=3mjnvS/rxkOVCUeZAQCrNIEHrZlCn2Z5dsM9WYOLEhg=; b=jhOe+zW1CoS9S4XmhCxKbrn4fN16VHdxyJXu0IGCuBueHk4ZSz7SKaEdpOsHw6C7m3AK+O+Q0/ZnGwJPth956x0jDwofvX17rJVU2o3kSjlz7u8OYCYjfV4iKMYRBaFc5MtIxDAiw9GKMPQI5PugJGT1Q6PPhBPJTws4xYEiQlNf6Ib3pO2qV4W+V5qlGckYKbSL2XZA7zNcHb+QVs16a05iBAi8eL7ztfW5mJmJ/bYxNrLBt3oNR421EtAt9IPeM5F3SJIWZ2YGRNVcmXf5mx+wB9WB1gjwnB0mLGFR5I9tdwkYw3fMdBGDjEll2P+GYpDpAxYsm0RlrGOuD6cbLw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=3mjnvS/rxkOVCUeZAQCrNIEHrZlCn2Z5dsM9WYOLEhg=; b=gzzwa8Xd3tyr22OL7XcwMo/DhasfT1G99vfZbjnPQvJVtRsNvGosqkFzaU2+/9uruUCw8nDdcjKJbfHOqOinWls+Qaw89aEYGBa0+oDeqzrst9ops9XmLpSYg13SWOeW7Xj9Pl9WkDWnh3+R56drN+oWM3wmacoGObLTi8BpolI= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch01.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 05/10] hw/dma/xlnx_csu_dma: Support starting a read transfer through a class method Date: Fri, 21 Jan 2022 16:11:36 +0000 Message-ID: <20220121161141.14389-6-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 3ccfc0d8-a375-4365-37aa-08d9dcf8d825 X-MS-TrafficTypeDiagnostic: CH2PR02MB6806:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:4303; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: u41nKx/dT0M20SwqUDaIvNxR0QQv2GhqcrabDLmwJTp77jrgFawckRKcUJOEsAk0sVkodnzJMH2smdMub9bo7LKVGj401/3uOdiNoOZKDIbtB7/Db7yLEdIOi4GbL9//DTEwu8FJhdihdljCSRxJyUhMKJHcSlJCrH3Tgdr0WFW1mbz1/DsDxqP2eMcbL/yveke2+SdSDPwpBcRcPNfA9dI2gx8UCHCeMusejJxSHf1FQ18ktGE/Fex8oM6nQ53ne4qC8HJQBC01nhDf8JbtlZt1TvSPllbmirig8RHgSs+cUg4mBabQovC02AYWakeSoL6v1Ii9XFEoZUgqSln2q8TYzmE5gCMivp08ZVAvF0yFjkb3+dTP+ErcoTuLgHU4N8RdJPLnPMlK1xepXbB4sryKV+ckf1JBZdOGM5AgeoM2lZhLdAsuCjRnRd+Ekb50LdoYXOznGVDy2W/Eg5BVZ5FxmAylfZ9jq9lXV9DMj9Wqp4IR/krKcJoYTDKhtleuoseEq4vltH99bDrHLWzkfaBXeGakzfGtF/G1HgyOkM/cw8jqWKc7jKh+BeDNgT/pNQPJ4/4kXOxPYmLp0ER6KiTKxbRTmEQt649dDk/XAr2fhTFNwb0aImvwIq+zmH4CpA5zvDE1nsyvyTXtM4auifopQSsneQ4K7O4SRzHWM2hbIGJks3xsa3kUWXWXnYepGA8g2CoQUliei0SRHDFdKz34lnYJpUhc/aWsyjEOH4w= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch01.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(46966006)(36840700001)(70206006)(426003)(7696005)(336012)(2906002)(26005)(44832011)(54906003)(8936002)(316002)(9786002)(2616005)(82310400004)(70586007)(186003)(8676002)(5660300002)(36860700001)(356005)(7636003)(508600001)(6666004)(6916009)(36756003)(47076005)(83380400001)(1076003)(4326008)(102446001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:38.4703 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 3ccfc0d8-a375-4365-37aa-08d9dcf8d825 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch01.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: BN1NAM02FT021.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: CH2PR02MB6806 Received-SPF: pass client-ip=40.107.94.71; envelope-from=figlesia@xilinx.com; helo=NAM10-MW2-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642782304187100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" An option on real hardware when embedding a DMA engine into a peripheral is to make the peripheral control the engine through a custom DMA control (hardware) interface between the two. Software drivers in this scenario configure and trigger DMA operations through the controlling peripheral's register API (for example, writing a specific bit in a register could propagate down to a transfer start signal on the DMA control interface). At the same time the status, results and interrupts for the transfer might still be intended to be read and caught through the DMA engine's register API (and signals). This patch adds a class 'read' method for allowing to start read transfers from peripherals embedding and controlling the Xilinx CSU DMA engine as in above scenario. Signed-off-by: Francisco Iglesias Reviewed-by: Luc Michel --- include/hw/dma/xlnx_csu_dma.h | 19 +++++++++++++++++-- hw/dma/xlnx_csu_dma.c | 17 +++++++++++++++++ 2 files changed, 34 insertions(+), 2 deletions(-) diff --git a/include/hw/dma/xlnx_csu_dma.h b/include/hw/dma/xlnx_csu_dma.h index 28806628b1..922ab80eb6 100644 --- a/include/hw/dma/xlnx_csu_dma.h +++ b/include/hw/dma/xlnx_csu_dma.h @@ -51,7 +51,22 @@ typedef struct XlnxCSUDMA { RegisterInfo regs_info[XLNX_CSU_DMA_R_MAX]; } XlnxCSUDMA; =20 -#define XLNX_CSU_DMA(obj) \ - OBJECT_CHECK(XlnxCSUDMA, (obj), TYPE_XLNX_CSU_DMA) +OBJECT_DECLARE_TYPE(XlnxCSUDMA, XlnxCSUDMAClass, XLNX_CSU_DMA) + +struct XlnxCSUDMAClass { + SysBusDeviceClass parent_class; + + /* + * read: Start a read transfer on a Xilinx CSU DMA engine + * + * @s: the Xilinx CSU DMA engine to start the transfer on + * @addr: the address to read + * @len: the number of bytes to read at 'addr' + * + * @return a MemTxResult indicating whether the operation succeeded ('= len' + * bytes were read) or failed. + */ + MemTxResult (*read)(XlnxCSUDMA *s, hwaddr addr, uint32_t len); +}; =20 #endif diff --git a/hw/dma/xlnx_csu_dma.c b/hw/dma/xlnx_csu_dma.c index 896bb3574d..095f954476 100644 --- a/hw/dma/xlnx_csu_dma.c +++ b/hw/dma/xlnx_csu_dma.c @@ -472,6 +472,20 @@ static uint64_t addr_msb_pre_write(RegisterInfo *reg, = uint64_t val) return val & R_ADDR_MSB_ADDR_MSB_MASK; } =20 +static MemTxResult xlnx_csu_dma_class_read(XlnxCSUDMA *s, hwaddr addr, + uint32_t len) +{ + RegisterInfo *reg =3D &s->regs_info[R_SIZE]; + uint64_t we =3D MAKE_64BIT_MASK(0, 4 * 8); + + s->regs[R_ADDR] =3D addr; + s->regs[R_ADDR_MSB] =3D (uint64_t)addr >> 32; + + register_write(reg, len, we, object_get_typename(OBJECT(s)), false); + + return (s->regs[R_SIZE] =3D=3D 0) ? MEMTX_OK : MEMTX_ERROR; +} + static const RegisterAccessInfo *xlnx_csu_dma_regs_info[] =3D { #define DMACH_REGINFO(NAME, snd) = \ (const RegisterAccessInfo []) { = \ @@ -696,6 +710,7 @@ static void xlnx_csu_dma_class_init(ObjectClass *klass,= void *data) { DeviceClass *dc =3D DEVICE_CLASS(klass); StreamSinkClass *ssc =3D STREAM_SINK_CLASS(klass); + XlnxCSUDMAClass *xcdc =3D XLNX_CSU_DMA_CLASS(klass); =20 dc->reset =3D xlnx_csu_dma_reset; dc->realize =3D xlnx_csu_dma_realize; @@ -704,6 +719,8 @@ static void xlnx_csu_dma_class_init(ObjectClass *klass,= void *data) =20 ssc->push =3D xlnx_csu_dma_stream_push; ssc->can_push =3D xlnx_csu_dma_stream_can_push; + + xcdc->read =3D xlnx_csu_dma_class_read; } =20 static void xlnx_csu_dma_init(Object *obj) --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642781973; cv=pass; d=zohomail.com; s=zohoarc; b=lq1uTcZycOpKTasKr6JVYFbUp3j56AMxo8gK9SOGIyAMrJx2mREeiVA+5CohkG7bNNmv94/njXoyDPbMfQx1RqWtJB0f9BSO5FdTNxNzyx37KzWycxfJBayHN+SIwaYyoJsGq0N2xBZZAIz84c5VJEDnJgJUQgRF31OCsu7xe3E= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642781973; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=HWMB4QbHaGVXLA1+GrqLuup9EWm8g3WnIbySbHh1gUU=; b=mqMVsbuwiiDYXXC+8GtcUjyd1nFQEXVahgXIphxJTu+HNvBnU6zsUc7D6zJ5w++EboQj8oGiREMoi9p+25mpr5lPyRpJrdc1wow4SZG5n3BU1otYDGRHNJC9eSTn7A3VZFN3mvAyvrhk+N9D4goWxt/sEXGviqpuHhMBh6NKdHU= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642781973741438.62147079173235; Fri, 21 Jan 2022 08:19:33 -0800 (PST) Received: from localhost ([::1]:58956 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwdQ-0004v0-JE for importer@patchew.org; Fri, 21 Jan 2022 11:19:32 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55398) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWd-0005eA-Lz for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:31 -0500 Received: from mail-bn7nam10on2061.outbound.protection.outlook.com ([40.107.92.61]:36928 helo=NAM10-BN7-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWY-00069O-IV for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:31 -0500 Received: from DS7PR07CA0004.namprd07.prod.outlook.com (2603:10b6:5:3af::13) by BN7PR02MB5346.namprd02.prod.outlook.com (2603:10b6:408:2b::32) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7; Fri, 21 Jan 2022 16:12:22 +0000 Received: from DM3NAM02FT025.eop-nam02.prod.protection.outlook.com (2603:10b6:5:3af:cafe::cf) by DS7PR07CA0004.outlook.office365.com (2603:10b6:5:3af::13) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Fri, 21 Jan 2022 16:12:22 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (149.199.62.198) by DM3NAM02FT025.mail.protection.outlook.com (10.13.4.112) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:22 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:11:56 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:11:56 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwW4-0002nH-BE; Fri, 21 Jan 2022 08:11:56 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=BAmm6MOzdT4c0UAXWcHjqlL+riJ/KYgFCff6iU8b2A1YYd5GkebH6WJ683SFuDjbUo8DD4svSbApkjWdmEQrX+avj3xNlCT5dZFT25i/gdrA1LjsHHmooNu8DbXetS7YLr4TPXSgwtsEAx8Ntie5YAckysQcyeKatnssk2eF1HYLI9/B8MyD6UevnJaShzYCiW79UPZ7V6bdbHclW9+pss8sfXjv1nusVLELloUuwfgLbztilqr/QrZr7AFFd3F8t4UefS/9Fhds5344cHQEKs+sNLIo2jfpGKXdIlHghL70vmyCOabXqz7/UyTepse6EKc60O/LfA5ZitPW80aIgQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=HWMB4QbHaGVXLA1+GrqLuup9EWm8g3WnIbySbHh1gUU=; b=odKrlkcXoSykYpuJtQ39Rj9NI5ql1ab44hemBSwjQ8unfwmrPekVVQPJQCZEzyqHozXYVTwmgDIzz6JKLguPXaQKlDaygwCa8wx2/pt4wo75lBa3TwiuF8XPk+7wf329oQME+9aTvyEpdQsqmrYlmQopj/q52WHK1D0YB7QdQ36GHvvYGf29TS4/SvAIVkBtBxiq5/Bh++ymRyys/MBQLG596cOFZh4MXZv0WXXpY3lrFyxkvAjDgKbMi01tsxWjW5jYdiJygIxtUAYlGcUi4vfFuCfsE+Hzi6aimQxZ7buzY2ykeDqFcdef9057wtLHCZlzHFtEMaSCH0FYRViAhA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=HWMB4QbHaGVXLA1+GrqLuup9EWm8g3WnIbySbHh1gUU=; b=jev06k0VY6ZZosQ/NCO9MfqOT9Yz8bTM7JNml/Wt85TWrpz1yyanqHZSHM5Z77orxOT+JQK/b6Sc6sHvmljjFSNOt9Ki0Du3IcBaIS5StNSwXy5ujxRN6SjGlZAHkeIRA6CYX0Eo7aoNxVeVAx1P98D6NMl+ZajI1ErmHLr/EWQ= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch02.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 06/10] hw/ssi: Add a model of Xilinx Versal's OSPI flash memory controller Date: Fri, 21 Jan 2022 16:11:37 +0000 Message-ID: <20220121161141.14389-7-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: b12d7132-2eab-4ab2-4706-08d9dcf8ce86 X-MS-TrafficTypeDiagnostic: BN7PR02MB5346:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:2582; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: dWTQOe9NopA3vA+Dcs695FYGv5aYlK5jtElRk3MfEij8xNqS9pjBvnJiALb5uXTDJ3Hx8pHZABYm+3+P2WyTX9lE1M53o0cb3egaAOIEn+Mt5UOQpSLKuyrxmccXSmdG5OOr9q1WMTXLsuK/RqjwQtCOyj2o6aphQramtxUqY/tbjkjB7wwp5VfJX14nFXLJYHggvSrIGWKOb7jJ8rkgPRy3rYgQ+a9XVO/q2NUBHWINv3g0qwQyt3EIeMpAfe5q2ciOckJNvrlRSuu/kmPQt6H9tteGCKOr8O69/wJFyMhpDYJTTqFFPJ8cj02+TVr/ysXKw4celuAn1o4JrbE0cH4NVnznADwBECsk5BrAZwHVcaatqLrlihOX9CStVEC6O+Wetjkc73KC24bCWgf27oqBjSXkzq0K4g0GhOxe9S0sBRkL6zDWzwJASO9+SljPYSgt7q9CCaLfeKbbhruIOOdAD3Wh81aR6dU+tSWca0v3uJ3kvFVCy4lUHz4V9To5WcqOSu865iBRmkFwrcI9QZDZ8z/bD1FhHkZ6EEa4j9gJ3AHhzQXIRx57YMYF/LTQzLYXaNluXiWtZyJzjh8OqhGUoomVV25J47q6rTtf40ONKSgYMxCnaTPk0toD0szRd20C/lfC6AwOTv6O242tbUgeucnVwOLXca+UE9ViTBAWdpin3lszYqeTDDpNEPzLXlat41txfJUr+xHooPW2ksd/vbiUwN5ph04Xd9R2u8E4vCI8KVPXnHe4Bguh0w7KjLn3pMCoxjKvXYvcCPoYTWOUyKFzgz/mrb9YdL+ulioYzqF8v/AlCNwkpQoidUoTaRYA8cDAZtfIhjE/QfL0uO3jXZTl8kceNFTtiS7sZkg= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch02.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(46966006)(36840700001)(82310400004)(6916009)(186003)(83380400001)(426003)(9786002)(70586007)(8936002)(7696005)(2906002)(966005)(4326008)(36860700001)(7636003)(356005)(47076005)(336012)(1076003)(2616005)(70206006)(54906003)(6666004)(8676002)(26005)(30864003)(508600001)(44832011)(316002)(5660300002)(36756003)(102446001)(579004)(559001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:22.3605 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: b12d7132-2eab-4ab2-4706-08d9dcf8ce86 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch02.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: DM3NAM02FT025.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BN7PR02MB5346 Received-SPF: pass client-ip=40.107.92.61; envelope-from=figlesia@xilinx.com; helo=NAM10-BN7-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642781974846100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a model of Xilinx Versal's OSPI flash memory controller. Signed-off-by: Francisco Iglesias Reviewed-by: Luc Michel --- include/hw/ssi/xlnx-versal-ospi.h | 111 +++ hw/ssi/xlnx-versal-ospi.c | 1853 +++++++++++++++++++++++++++++++++= ++++ hw/ssi/meson.build | 1 + 3 files changed, 1965 insertions(+) create mode 100644 include/hw/ssi/xlnx-versal-ospi.h create mode 100644 hw/ssi/xlnx-versal-ospi.c diff --git a/include/hw/ssi/xlnx-versal-ospi.h b/include/hw/ssi/xlnx-versal= -ospi.h new file mode 100644 index 0000000000..14d1263497 --- /dev/null +++ b/include/hw/ssi/xlnx-versal-ospi.h @@ -0,0 +1,111 @@ +/* + * Header file for the Xilinx Versal's OSPI controller + * + * Copyright (C) 2021 Xilinx Inc + * Written by Francisco Iglesias + * + * Permission is hereby granted, free of charge, to any person obtaining a= copy + * of this software and associated documentation files (the "Software"), t= o deal + * in the Software without restriction, including without limitation the r= ights + * to use, copy, modify, merge, publish, distribute, sublicense, and/or se= ll + * copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included= in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS= OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OT= HER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING= FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS = IN + * THE SOFTWARE. + */ + +/* + * This is a model of Xilinx Versal's Octal SPI flash memory controller + * documented in Versal's Technical Reference manual [1] and the Versal AC= AP + * Register reference [2]. + * + * References: + * + * [1] Versal ACAP Technical Reference Manual, + * https://www.xilinx.com/support/documentation/architecture-manuals/a= m011-versal-acap-trm.pdf + * + * [2] Versal ACAP Register Reference, + * https://www.xilinx.com/html_docs/registers/am012/am012-versal-regis= ter-reference.html#mod___ospi.html + * + * + * QEMU interface: + * + sysbus MMIO region 0: MemoryRegion for the device's registers + * + sysbus MMIO region 1: MemoryRegion for flash memory linear address sp= ace + * (data transfer). + * + sysbus IRQ 0: Device interrupt. + * + Named GPIO input "ospi-mux-sel": 0: enables indirect access mode + * and 1: enables direct access mode. + * + Property "dac-with-indac": Allow both direct accesses and indirect + * accesses simultaneously. + * + Property "indac-write-disabled": Disable indirect access writes. + */ + +#ifndef XILINX_VERSAL_OSPI_H +#define XILINX_VERSAL_OSPI_H + +#include "hw/register.h" +#include "hw/ssi/ssi.h" +#include "qemu/fifo8.h" +#include "hw/dma/xlnx_csu_dma.h" + +#define TYPE_XILINX_VERSAL_OSPI "xlnx.versal-ospi" + +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalOspi, XILINX_VERSAL_OSPI) + +#define XILINX_VERSAL_OSPI_R_MAX (0xfc / 4 + 1) + +/* + * Indirect operations + */ +typedef struct IndOp { + uint32_t flash_addr; + uint32_t num_bytes; + uint32_t done_bytes; + bool completed; +} IndOp; + +struct XlnxVersalOspi { + SysBusDevice parent_obj; + + MemoryRegion iomem; + MemoryRegion iomem_dac; + + uint8_t num_cs; + qemu_irq *cs_lines; + + SSIBus *spi; + + Fifo8 rx_fifo; + Fifo8 tx_fifo; + + Fifo8 rx_sram; + Fifo8 tx_sram; + + qemu_irq irq; + + XlnxCSUDMA *dma_src; + bool ind_write_disabled; + bool dac_with_indac; + bool dac_enable; + bool src_dma_inprog; + + IndOp rd_ind_op[2]; + IndOp wr_ind_op[2]; + + uint32_t regs[XILINX_VERSAL_OSPI_R_MAX]; + RegisterInfo regs_info[XILINX_VERSAL_OSPI_R_MAX]; + + /* Maximum inferred membank size is 512 bytes */ + uint8_t stig_membank[512]; +}; + +#endif /* XILINX_VERSAL_OSPI_H */ diff --git a/hw/ssi/xlnx-versal-ospi.c b/hw/ssi/xlnx-versal-ospi.c new file mode 100644 index 0000000000..2718b4a12c --- /dev/null +++ b/hw/ssi/xlnx-versal-ospi.c @@ -0,0 +1,1853 @@ +/* + * QEMU model of Xilinx Versal's OSPI controller. + * + * Copyright (c) 2021 Xilinx Inc. + * Written by Francisco Iglesias + * + * Permission is hereby granted, free of charge, to any person obtaining a= copy + * of this software and associated documentation files (the "Software"), t= o deal + * in the Software without restriction, including without limitation the r= ights + * to use, copy, modify, merge, publish, distribute, sublicense, and/or se= ll + * copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included= in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS= OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OT= HER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING= FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS = IN + * THE SOFTWARE. + */ +#include "qemu/osdep.h" +#include "hw/sysbus.h" +#include "migration/vmstate.h" +#include "hw/qdev-properties.h" +#include "qemu/bitops.h" +#include "qemu/log.h" +#include "hw/irq.h" +#include "hw/ssi/xlnx-versal-ospi.h" + +#ifndef XILINX_VERSAL_OSPI_ERR_DEBUG +#define XILINX_VERSAL_OSPI_ERR_DEBUG 0 +#endif + +REG32(CONFIG_REG, 0x0) + FIELD(CONFIG_REG, IDLE_FLD, 31, 1) + FIELD(CONFIG_REG, DUAL_BYTE_OPCODE_EN_FLD, 30, 1) + FIELD(CONFIG_REG, CRC_ENABLE_FLD, 29, 1) + FIELD(CONFIG_REG, CONFIG_RESV2_FLD, 26, 3) + FIELD(CONFIG_REG, PIPELINE_PHY_FLD, 25, 1) + FIELD(CONFIG_REG, ENABLE_DTR_PROTOCOL_FLD, 24, 1) + FIELD(CONFIG_REG, ENABLE_AHB_DECODER_FLD, 23, 1) + FIELD(CONFIG_REG, MSTR_BAUD_DIV_FLD, 19, 4) + FIELD(CONFIG_REG, ENTER_XIP_MODE_IMM_FLD, 18, 1) + FIELD(CONFIG_REG, ENTER_XIP_MODE_FLD, 17, 1) + FIELD(CONFIG_REG, ENB_AHB_ADDR_REMAP_FLD, 16, 1) + FIELD(CONFIG_REG, ENB_DMA_IF_FLD, 15, 1) + FIELD(CONFIG_REG, WR_PROT_FLASH_FLD, 14, 1) + FIELD(CONFIG_REG, PERIPH_CS_LINES_FLD, 10, 4) + FIELD(CONFIG_REG, PERIPH_SEL_DEC_FLD, 9, 1) + FIELD(CONFIG_REG, ENB_LEGACY_IP_MODE_FLD, 8, 1) + FIELD(CONFIG_REG, ENB_DIR_ACC_CTLR_FLD, 7, 1) + FIELD(CONFIG_REG, RESET_CFG_FLD, 6, 1) + FIELD(CONFIG_REG, RESET_PIN_FLD, 5, 1) + FIELD(CONFIG_REG, HOLD_PIN_FLD, 4, 1) + FIELD(CONFIG_REG, PHY_MODE_ENABLE_FLD, 3, 1) + FIELD(CONFIG_REG, SEL_CLK_PHASE_FLD, 2, 1) + FIELD(CONFIG_REG, SEL_CLK_POL_FLD, 1, 1) + FIELD(CONFIG_REG, ENB_SPI_FLD, 0, 1) +REG32(DEV_INSTR_RD_CONFIG_REG, 0x4) + FIELD(DEV_INSTR_RD_CONFIG_REG, RD_INSTR_RESV5_FLD, 29, 3) + FIELD(DEV_INSTR_RD_CONFIG_REG, DUMMY_RD_CLK_CYCLES_FLD, 24, 5) + FIELD(DEV_INSTR_RD_CONFIG_REG, RD_INSTR_RESV4_FLD, 21, 3) + FIELD(DEV_INSTR_RD_CONFIG_REG, MODE_BIT_ENABLE_FLD, 20, 1) + FIELD(DEV_INSTR_RD_CONFIG_REG, RD_INSTR_RESV3_FLD, 18, 2) + FIELD(DEV_INSTR_RD_CONFIG_REG, DATA_XFER_TYPE_EXT_MODE_FLD, 16, 2) + FIELD(DEV_INSTR_RD_CONFIG_REG, RD_INSTR_RESV2_FLD, 14, 2) + FIELD(DEV_INSTR_RD_CONFIG_REG, ADDR_XFER_TYPE_STD_MODE_FLD, 12, 2) + FIELD(DEV_INSTR_RD_CONFIG_REG, PRED_DIS_FLD, 11, 1) + FIELD(DEV_INSTR_RD_CONFIG_REG, DDR_EN_FLD, 10, 1) + FIELD(DEV_INSTR_RD_CONFIG_REG, INSTR_TYPE_FLD, 8, 2) + FIELD(DEV_INSTR_RD_CONFIG_REG, RD_OPCODE_NON_XIP_FLD, 0, 8) +REG32(DEV_INSTR_WR_CONFIG_REG, 0x8) + FIELD(DEV_INSTR_WR_CONFIG_REG, WR_INSTR_RESV4_FLD, 29, 3) + FIELD(DEV_INSTR_WR_CONFIG_REG, DUMMY_WR_CLK_CYCLES_FLD, 24, 5) + FIELD(DEV_INSTR_WR_CONFIG_REG, WR_INSTR_RESV3_FLD, 18, 6) + FIELD(DEV_INSTR_WR_CONFIG_REG, DATA_XFER_TYPE_EXT_MODE_FLD, 16, 2) + FIELD(DEV_INSTR_WR_CONFIG_REG, WR_INSTR_RESV2_FLD, 14, 2) + FIELD(DEV_INSTR_WR_CONFIG_REG, ADDR_XFER_TYPE_STD_MODE_FLD, 12, 2) + FIELD(DEV_INSTR_WR_CONFIG_REG, WR_INSTR_RESV1_FLD, 9, 3) + FIELD(DEV_INSTR_WR_CONFIG_REG, WEL_DIS_FLD, 8, 1) + FIELD(DEV_INSTR_WR_CONFIG_REG, WR_OPCODE_FLD, 0, 8) +REG32(DEV_DELAY_REG, 0xc) + FIELD(DEV_DELAY_REG, D_NSS_FLD, 24, 8) + FIELD(DEV_DELAY_REG, D_BTWN_FLD, 16, 8) + FIELD(DEV_DELAY_REG, D_AFTER_FLD, 8, 8) + FIELD(DEV_DELAY_REG, D_INIT_FLD, 0, 8) +REG32(RD_DATA_CAPTURE_REG, 0x10) + FIELD(RD_DATA_CAPTURE_REG, RD_DATA_RESV3_FLD, 20, 12) + FIELD(RD_DATA_CAPTURE_REG, DDR_READ_DELAY_FLD, 16, 4) + FIELD(RD_DATA_CAPTURE_REG, RD_DATA_RESV2_FLD, 9, 7) + FIELD(RD_DATA_CAPTURE_REG, DQS_ENABLE_FLD, 8, 1) + FIELD(RD_DATA_CAPTURE_REG, RD_DATA_RESV1_FLD, 6, 2) + FIELD(RD_DATA_CAPTURE_REG, SAMPLE_EDGE_SEL_FLD, 5, 1) + FIELD(RD_DATA_CAPTURE_REG, DELAY_FLD, 1, 4) + FIELD(RD_DATA_CAPTURE_REG, BYPASS_FLD, 0, 1) +REG32(DEV_SIZE_CONFIG_REG, 0x14) + FIELD(DEV_SIZE_CONFIG_REG, DEV_SIZE_RESV_FLD, 29, 3) + FIELD(DEV_SIZE_CONFIG_REG, MEM_SIZE_ON_CS3_FLD, 27, 2) + FIELD(DEV_SIZE_CONFIG_REG, MEM_SIZE_ON_CS2_FLD, 25, 2) + FIELD(DEV_SIZE_CONFIG_REG, MEM_SIZE_ON_CS1_FLD, 23, 2) + FIELD(DEV_SIZE_CONFIG_REG, MEM_SIZE_ON_CS0_FLD, 21, 2) + FIELD(DEV_SIZE_CONFIG_REG, BYTES_PER_SUBSECTOR_FLD, 16, 5) + FIELD(DEV_SIZE_CONFIG_REG, BYTES_PER_DEVICE_PAGE_FLD, 4, 12) + FIELD(DEV_SIZE_CONFIG_REG, NUM_ADDR_BYTES_FLD, 0, 4) +REG32(SRAM_PARTITION_CFG_REG, 0x18) + FIELD(SRAM_PARTITION_CFG_REG, SRAM_PARTITION_RESV_FLD, 8, 24) + FIELD(SRAM_PARTITION_CFG_REG, ADDR_FLD, 0, 8) +REG32(IND_AHB_ADDR_TRIGGER_REG, 0x1c) +REG32(DMA_PERIPH_CONFIG_REG, 0x20) + FIELD(DMA_PERIPH_CONFIG_REG, DMA_PERIPH_RESV2_FLD, 12, 20) + FIELD(DMA_PERIPH_CONFIG_REG, NUM_BURST_REQ_BYTES_FLD, 8, 4) + FIELD(DMA_PERIPH_CONFIG_REG, DMA_PERIPH_RESV1_FLD, 4, 4) + FIELD(DMA_PERIPH_CONFIG_REG, NUM_SINGLE_REQ_BYTES_FLD, 0, 4) +REG32(REMAP_ADDR_REG, 0x24) +REG32(MODE_BIT_CONFIG_REG, 0x28) + FIELD(MODE_BIT_CONFIG_REG, RX_CRC_DATA_LOW_FLD, 24, 8) + FIELD(MODE_BIT_CONFIG_REG, RX_CRC_DATA_UP_FLD, 16, 8) + FIELD(MODE_BIT_CONFIG_REG, CRC_OUT_ENABLE_FLD, 15, 1) + FIELD(MODE_BIT_CONFIG_REG, MODE_BIT_RESV1_FLD, 11, 4) + FIELD(MODE_BIT_CONFIG_REG, CHUNK_SIZE_FLD, 8, 3) + FIELD(MODE_BIT_CONFIG_REG, MODE_FLD, 0, 8) +REG32(SRAM_FILL_REG, 0x2c) + FIELD(SRAM_FILL_REG, SRAM_FILL_INDAC_WRITE_FLD, 16, 16) + FIELD(SRAM_FILL_REG, SRAM_FILL_INDAC_READ_FLD, 0, 16) +REG32(TX_THRESH_REG, 0x30) + FIELD(TX_THRESH_REG, TX_THRESH_RESV_FLD, 5, 27) + FIELD(TX_THRESH_REG, LEVEL_FLD, 0, 5) +REG32(RX_THRESH_REG, 0x34) + FIELD(RX_THRESH_REG, RX_THRESH_RESV_FLD, 5, 27) + FIELD(RX_THRESH_REG, LEVEL_FLD, 0, 5) +REG32(WRITE_COMPLETION_CTRL_REG, 0x38) + FIELD(WRITE_COMPLETION_CTRL_REG, POLL_REP_DELAY_FLD, 24, 8) + FIELD(WRITE_COMPLETION_CTRL_REG, POLL_COUNT_FLD, 16, 8) + FIELD(WRITE_COMPLETION_CTRL_REG, ENABLE_POLLING_EXP_FLD, 15, 1) + FIELD(WRITE_COMPLETION_CTRL_REG, DISABLE_POLLING_FLD, 14, 1) + FIELD(WRITE_COMPLETION_CTRL_REG, POLLING_POLARITY_FLD, 13, 1) + FIELD(WRITE_COMPLETION_CTRL_REG, WR_COMP_CTRL_RESV1_FLD, 12, 1) + FIELD(WRITE_COMPLETION_CTRL_REG, POLLING_ADDR_EN_FLD, 11, 1) + FIELD(WRITE_COMPLETION_CTRL_REG, POLLING_BIT_INDEX_FLD, 8, 3) + FIELD(WRITE_COMPLETION_CTRL_REG, OPCODE_FLD, 0, 8) +REG32(NO_OF_POLLS_BEF_EXP_REG, 0x3c) +REG32(IRQ_STATUS_REG, 0x40) + FIELD(IRQ_STATUS_REG, IRQ_STAT_RESV_FLD, 20, 12) + FIELD(IRQ_STATUS_REG, ECC_FAIL_FLD, 19, 1) + FIELD(IRQ_STATUS_REG, TX_CRC_CHUNK_BRK_FLD, 18, 1) + FIELD(IRQ_STATUS_REG, RX_CRC_DATA_VAL_FLD, 17, 1) + FIELD(IRQ_STATUS_REG, RX_CRC_DATA_ERR_FLD, 16, 1) + FIELD(IRQ_STATUS_REG, IRQ_STAT_RESV1_FLD, 15, 1) + FIELD(IRQ_STATUS_REG, STIG_REQ_INT_FLD, 14, 1) + FIELD(IRQ_STATUS_REG, POLL_EXP_INT_FLD, 13, 1) + FIELD(IRQ_STATUS_REG, INDRD_SRAM_FULL_FLD, 12, 1) + FIELD(IRQ_STATUS_REG, RX_FIFO_FULL_FLD, 11, 1) + FIELD(IRQ_STATUS_REG, RX_FIFO_NOT_EMPTY_FLD, 10, 1) + FIELD(IRQ_STATUS_REG, TX_FIFO_FULL_FLD, 9, 1) + FIELD(IRQ_STATUS_REG, TX_FIFO_NOT_FULL_FLD, 8, 1) + FIELD(IRQ_STATUS_REG, RECV_OVERFLOW_FLD, 7, 1) + FIELD(IRQ_STATUS_REG, INDIRECT_XFER_LEVEL_BREACH_FLD, 6, 1) + FIELD(IRQ_STATUS_REG, ILLEGAL_ACCESS_DET_FLD, 5, 1) + FIELD(IRQ_STATUS_REG, PROT_WR_ATTEMPT_FLD, 4, 1) + FIELD(IRQ_STATUS_REG, INDIRECT_TRANSFER_REJECT_FLD, 3, 1) + FIELD(IRQ_STATUS_REG, INDIRECT_OP_DONE_FLD, 2, 1) + FIELD(IRQ_STATUS_REG, UNDERFLOW_DET_FLD, 1, 1) + FIELD(IRQ_STATUS_REG, MODE_M_FAIL_FLD, 0, 1) +REG32(IRQ_MASK_REG, 0x44) + FIELD(IRQ_MASK_REG, IRQ_MASK_RESV_FLD, 20, 12) + FIELD(IRQ_MASK_REG, ECC_FAIL_MASK_FLD, 19, 1) + FIELD(IRQ_MASK_REG, TX_CRC_CHUNK_BRK_MASK_FLD, 18, 1) + FIELD(IRQ_MASK_REG, RX_CRC_DATA_VAL_MASK_FLD, 17, 1) + FIELD(IRQ_MASK_REG, RX_CRC_DATA_ERR_MASK_FLD, 16, 1) + FIELD(IRQ_MASK_REG, IRQ_MASK_RESV1_FLD, 15, 1) + FIELD(IRQ_MASK_REG, STIG_REQ_MASK_FLD, 14, 1) + FIELD(IRQ_MASK_REG, POLL_EXP_INT_MASK_FLD, 13, 1) + FIELD(IRQ_MASK_REG, INDRD_SRAM_FULL_MASK_FLD, 12, 1) + FIELD(IRQ_MASK_REG, RX_FIFO_FULL_MASK_FLD, 11, 1) + FIELD(IRQ_MASK_REG, RX_FIFO_NOT_EMPTY_MASK_FLD, 10, 1) + FIELD(IRQ_MASK_REG, TX_FIFO_FULL_MASK_FLD, 9, 1) + FIELD(IRQ_MASK_REG, TX_FIFO_NOT_FULL_MASK_FLD, 8, 1) + FIELD(IRQ_MASK_REG, RECV_OVERFLOW_MASK_FLD, 7, 1) + FIELD(IRQ_MASK_REG, INDIRECT_XFER_LEVEL_BREACH_MASK_FLD, 6, 1) + FIELD(IRQ_MASK_REG, ILLEGAL_ACCESS_DET_MASK_FLD, 5, 1) + FIELD(IRQ_MASK_REG, PROT_WR_ATTEMPT_MASK_FLD, 4, 1) + FIELD(IRQ_MASK_REG, INDIRECT_TRANSFER_REJECT_MASK_FLD, 3, 1) + FIELD(IRQ_MASK_REG, INDIRECT_OP_DONE_MASK_FLD, 2, 1) + FIELD(IRQ_MASK_REG, UNDERFLOW_DET_MASK_FLD, 1, 1) + FIELD(IRQ_MASK_REG, MODE_M_FAIL_MASK_FLD, 0, 1) +REG32(LOWER_WR_PROT_REG, 0x50) +REG32(UPPER_WR_PROT_REG, 0x54) +REG32(WR_PROT_CTRL_REG, 0x58) + FIELD(WR_PROT_CTRL_REG, WR_PROT_CTRL_RESV_FLD, 2, 30) + FIELD(WR_PROT_CTRL_REG, ENB_FLD, 1, 1) + FIELD(WR_PROT_CTRL_REG, INV_FLD, 0, 1) +REG32(INDIRECT_READ_XFER_CTRL_REG, 0x60) + FIELD(INDIRECT_READ_XFER_CTRL_REG, INDIR_RD_XFER_RESV_FLD, 8, 24) + FIELD(INDIRECT_READ_XFER_CTRL_REG, NUM_IND_OPS_DONE_FLD, 6, 2) + FIELD(INDIRECT_READ_XFER_CTRL_REG, IND_OPS_DONE_STATUS_FLD, 5, 1) + FIELD(INDIRECT_READ_XFER_CTRL_REG, RD_QUEUED_FLD, 4, 1) + FIELD(INDIRECT_READ_XFER_CTRL_REG, SRAM_FULL_FLD, 3, 1) + FIELD(INDIRECT_READ_XFER_CTRL_REG, RD_STATUS_FLD, 2, 1) + FIELD(INDIRECT_READ_XFER_CTRL_REG, CANCEL_FLD, 1, 1) + FIELD(INDIRECT_READ_XFER_CTRL_REG, START_FLD, 0, 1) +REG32(INDIRECT_READ_XFER_WATERMARK_REG, 0x64) +REG32(INDIRECT_READ_XFER_START_REG, 0x68) +REG32(INDIRECT_READ_XFER_NUM_BYTES_REG, 0x6c) +REG32(INDIRECT_WRITE_XFER_CTRL_REG, 0x70) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, INDIR_WR_XFER_RESV2_FLD, 8, 24) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, NUM_IND_OPS_DONE_FLD, 6, 2) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, IND_OPS_DONE_STATUS_FLD, 5, 1) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, WR_QUEUED_FLD, 4, 1) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, INDIR_WR_XFER_RESV1_FLD, 3, 1) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, WR_STATUS_FLD, 2, 1) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, CANCEL_FLD, 1, 1) + FIELD(INDIRECT_WRITE_XFER_CTRL_REG, START_FLD, 0, 1) +REG32(INDIRECT_WRITE_XFER_WATERMARK_REG, 0x74) +REG32(INDIRECT_WRITE_XFER_START_REG, 0x78) +REG32(INDIRECT_WRITE_XFER_NUM_BYTES_REG, 0x7c) +REG32(INDIRECT_TRIGGER_ADDR_RANGE_REG, 0x80) + FIELD(INDIRECT_TRIGGER_ADDR_RANGE_REG, IND_RANGE_RESV1_FLD, 4, 28) + FIELD(INDIRECT_TRIGGER_ADDR_RANGE_REG, IND_RANGE_WIDTH_FLD, 0, 4) +REG32(FLASH_COMMAND_CTRL_MEM_REG, 0x8c) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, FLASH_COMMAND_CTRL_MEM_RESV1_FLD, 29= , 3) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, MEM_BANK_ADDR_FLD, 20, 9) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, FLASH_COMMAND_CTRL_MEM_RESV2_FLD, 19= , 1) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, NB_OF_STIG_READ_BYTES_FLD, 16, 3) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, MEM_BANK_READ_DATA_FLD, 8, 8) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, FLASH_COMMAND_CTRL_MEM_RESV3_FLD, 2,= 6) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, MEM_BANK_REQ_IN_PROGRESS_FLD, 1, 1) + FIELD(FLASH_COMMAND_CTRL_MEM_REG, TRIGGER_MEM_BANK_REQ_FLD, 0, 1) +REG32(FLASH_CMD_CTRL_REG, 0x90) + FIELD(FLASH_CMD_CTRL_REG, CMD_OPCODE_FLD, 24, 8) + FIELD(FLASH_CMD_CTRL_REG, ENB_READ_DATA_FLD, 23, 1) + FIELD(FLASH_CMD_CTRL_REG, NUM_RD_DATA_BYTES_FLD, 20, 3) + FIELD(FLASH_CMD_CTRL_REG, ENB_COMD_ADDR_FLD, 19, 1) + FIELD(FLASH_CMD_CTRL_REG, ENB_MODE_BIT_FLD, 18, 1) + FIELD(FLASH_CMD_CTRL_REG, NUM_ADDR_BYTES_FLD, 16, 2) + FIELD(FLASH_CMD_CTRL_REG, ENB_WRITE_DATA_FLD, 15, 1) + FIELD(FLASH_CMD_CTRL_REG, NUM_WR_DATA_BYTES_FLD, 12, 3) + FIELD(FLASH_CMD_CTRL_REG, NUM_DUMMY_CYCLES_FLD, 7, 5) + FIELD(FLASH_CMD_CTRL_REG, FLASH_CMD_CTRL_RESV1_FLD, 3, 4) + FIELD(FLASH_CMD_CTRL_REG, STIG_MEM_BANK_EN_FLD, 2, 1) + FIELD(FLASH_CMD_CTRL_REG, CMD_EXEC_STATUS_FLD, 1, 1) + FIELD(FLASH_CMD_CTRL_REG, CMD_EXEC_FLD, 0, 1) +REG32(FLASH_CMD_ADDR_REG, 0x94) +REG32(FLASH_RD_DATA_LOWER_REG, 0xa0) +REG32(FLASH_RD_DATA_UPPER_REG, 0xa4) +REG32(FLASH_WR_DATA_LOWER_REG, 0xa8) +REG32(FLASH_WR_DATA_UPPER_REG, 0xac) +REG32(POLLING_FLASH_STATUS_REG, 0xb0) + FIELD(POLLING_FLASH_STATUS_REG, DEVICE_STATUS_RSVD_FLD2, 21, 11) + FIELD(POLLING_FLASH_STATUS_REG, DEVICE_STATUS_NB_DUMMY, 16, 5) + FIELD(POLLING_FLASH_STATUS_REG, DEVICE_STATUS_RSVD_FLD1, 9, 7) + FIELD(POLLING_FLASH_STATUS_REG, DEVICE_STATUS_VALID_FLD, 8, 1) + FIELD(POLLING_FLASH_STATUS_REG, DEVICE_STATUS_FLD, 0, 8) +REG32(PHY_CONFIGURATION_REG, 0xb4) + FIELD(PHY_CONFIGURATION_REG, PHY_CONFIG_RESYNC_FLD, 31, 1) + FIELD(PHY_CONFIGURATION_REG, PHY_CONFIG_RESET_FLD, 30, 1) + FIELD(PHY_CONFIGURATION_REG, PHY_CONFIG_RX_DLL_BYPASS_FLD, 29, 1) + FIELD(PHY_CONFIGURATION_REG, PHY_CONFIG_RESV2_FLD, 23, 6) + FIELD(PHY_CONFIGURATION_REG, PHY_CONFIG_TX_DLL_DELAY_FLD, 16, 7) + FIELD(PHY_CONFIGURATION_REG, PHY_CONFIG_RESV1_FLD, 7, 9) + FIELD(PHY_CONFIGURATION_REG, PHY_CONFIG_RX_DLL_DELAY_FLD, 0, 7) +REG32(PHY_MASTER_CONTROL_REG, 0xb8) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_CONTROL_RESV3_FLD, 25, 7) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_LOCK_MODE_FLD, 24, 1) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_BYPASS_MODE_FLD, 23, 1) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_PHASE_DETECT_SELECTOR_FLD, 20= , 3) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_CONTROL_RESV2_FLD, 19, 1) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_NB_INDICATIONS_FLD, 16, 3) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_CONTROL_RESV1_FLD, 7, 9) + FIELD(PHY_MASTER_CONTROL_REG, PHY_MASTER_INITIAL_DELAY_FLD, 0, 7) +REG32(DLL_OBSERVABLE_LOWER_REG, 0xbc) + FIELD(DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_DLL_LOCK_INC_FLD, 24, 8) + FIELD(DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_DLL_LOCK_DEC_FLD, 16, 8) + FIELD(DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_LOOPBACK_LOCK_FLD, 15, 1) + FIELD(DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_LOCK_VALUE_FLD, 8, 7) + FIELD(DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_UNLOCK_COUNTER_FLD, 3, 5) + FIELD(DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_LOCK_MODE_FLD, 1, 2) + FIELD(DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_DLL_LOCK_FLD, 0, 1) +REG32(DLL_OBSERVABLE_UPPER_REG, 0xc0) + FIELD(DLL_OBSERVABLE_UPPER_REG, + DLL_OBSERVABLE_UPPER_RESV2_FLD, 23, 9) + FIELD(DLL_OBSERVABLE_UPPER_REG, + DLL_OBSERVABLE_UPPER_TX_DECODER_OUTPUT_FLD, 16, 7) + FIELD(DLL_OBSERVABLE_UPPER_REG, + DLL_OBSERVABLE_UPPER_RESV1_FLD, 7, 9) + FIELD(DLL_OBSERVABLE_UPPER_REG, + DLL_OBSERVABLE__UPPER_RX_DECODER_OUTPUT_FLD, 0, 7) +REG32(OPCODE_EXT_LOWER_REG, 0xe0) + FIELD(OPCODE_EXT_LOWER_REG, EXT_READ_OPCODE_FLD, 24, 8) + FIELD(OPCODE_EXT_LOWER_REG, EXT_WRITE_OPCODE_FLD, 16, 8) + FIELD(OPCODE_EXT_LOWER_REG, EXT_POLL_OPCODE_FLD, 8, 8) + FIELD(OPCODE_EXT_LOWER_REG, EXT_STIG_OPCODE_FLD, 0, 8) +REG32(OPCODE_EXT_UPPER_REG, 0xe4) + FIELD(OPCODE_EXT_UPPER_REG, WEL_OPCODE_FLD, 24, 8) + FIELD(OPCODE_EXT_UPPER_REG, EXT_WEL_OPCODE_FLD, 16, 8) + FIELD(OPCODE_EXT_UPPER_REG, OPCODE_EXT_UPPER_RESV1_FLD, 0, 16) +REG32(MODULE_ID_REG, 0xfc) + FIELD(MODULE_ID_REG, FIX_PATCH_FLD, 24, 8) + FIELD(MODULE_ID_REG, MODULE_ID_FLD, 8, 16) + FIELD(MODULE_ID_REG, MODULE_ID_RESV_FLD, 2, 6) + FIELD(MODULE_ID_REG, CONF_FLD, 0, 2) + +#define RXFF_SZ 1024 +#define TXFF_SZ 1024 + +#define MAX_RX_DEC_OUT 8 + +#define SZ_512MBIT (512 * 1024 * 1024) +#define SZ_1GBIT (1024 * 1024 * 1024) +#define SZ_2GBIT (2ULL * SZ_1GBIT) +#define SZ_4GBIT (4ULL * SZ_1GBIT) + +#define IS_IND_DMA_START(op) (op->done_bytes =3D=3D 0) +/* + * Bit field size of R_INDIRECT_WRITE_XFER_CTRL_REG_NUM_IND_OPS_DONE_FLD + * is 2 bits, which can record max of 3 indac operations. + */ +#define IND_OPS_DONE_MAX 3 + +typedef enum { + WREN =3D 0x6, +} FlashCMD; + +static unsigned int ospi_stig_addr_len(XlnxVersalOspi *s) +{ + /* Num address bytes is NUM_ADDR_BYTES_FLD + 1 */ + return ARRAY_FIELD_EX32(s->regs, + FLASH_CMD_CTRL_REG, NUM_ADDR_BYTES_FLD) + 1; +} + +static unsigned int ospi_stig_wr_data_len(XlnxVersalOspi *s) +{ + /* Num write data bytes is NUM_WR_DATA_BYTES_FLD + 1 */ + return ARRAY_FIELD_EX32(s->regs, + FLASH_CMD_CTRL_REG, NUM_WR_DATA_BYTES_FLD) + 1; +} + +static unsigned int ospi_stig_rd_data_len(XlnxVersalOspi *s) +{ + /* Num read data bytes is NUM_RD_DATA_BYTES_FLD + 1 */ + return ARRAY_FIELD_EX32(s->regs, + FLASH_CMD_CTRL_REG, NUM_RD_DATA_BYTES_FLD) + 1; +} + +/* + * Status bits in R_IRQ_STATUS_REG are set when the event occurs and the + * interrupt is enabled in the mask register ([1] Section 2.3.17) + */ +static void set_irq(XlnxVersalOspi *s, uint32_t set_mask) +{ + s->regs[R_IRQ_STATUS_REG] |=3D s->regs[R_IRQ_MASK_REG] & set_mask; +} + +static void ospi_update_irq_line(XlnxVersalOspi *s) +{ + qemu_set_irq(s->irq, !!(s->regs[R_IRQ_STATUS_REG] & + s->regs[R_IRQ_MASK_REG])); +} + +static uint8_t ospi_get_wr_opcode(XlnxVersalOspi *s) +{ + return ARRAY_FIELD_EX32(s->regs, + DEV_INSTR_WR_CONFIG_REG, WR_OPCODE_FLD); +} + +static uint8_t ospi_get_rd_opcode(XlnxVersalOspi *s) +{ + return ARRAY_FIELD_EX32(s->regs, + DEV_INSTR_RD_CONFIG_REG, RD_OPCODE_NON_XIP_FLD= ); +} + +static uint32_t ospi_get_num_addr_bytes(XlnxVersalOspi *s) +{ + /* Num address bytes is NUM_ADDR_BYTES_FLD + 1 */ + return ARRAY_FIELD_EX32(s->regs, + DEV_SIZE_CONFIG_REG, NUM_ADDR_BYTES_FLD) + 1; +} + +static void ospi_stig_membank_req(XlnxVersalOspi *s) +{ + int idx =3D ARRAY_FIELD_EX32(s->regs, + FLASH_COMMAND_CTRL_MEM_REG, MEM_BANK_ADDR_F= LD); + + ARRAY_FIELD_DP32(s->regs, FLASH_COMMAND_CTRL_MEM_REG, + MEM_BANK_READ_DATA_FLD, s->stig_membank[idx]); +} + +static int ospi_stig_membank_rd_bytes(XlnxVersalOspi *s) +{ + int rd_data_fld =3D ARRAY_FIELD_EX32(s->regs, FLASH_COMMAND_CTRL_MEM_R= EG, + NB_OF_STIG_READ_BYTES_FLD); + static const int sizes[6] =3D { 16, 32, 64, 128, 256, 512 }; + return (rd_data_fld < 6) ? sizes[rd_data_fld] : 0; +} + +static uint32_t ospi_get_page_sz(XlnxVersalOspi *s) +{ + return ARRAY_FIELD_EX32(s->regs, + DEV_SIZE_CONFIG_REG, BYTES_PER_DEVICE_PAGE_FLD= ); +} + +static bool ospi_ind_rd_watermark_enabled(XlnxVersalOspi *s) +{ + return s->regs[R_INDIRECT_READ_XFER_WATERMARK_REG]; +} + +static void ind_op_advance(IndOp *op, unsigned int len) +{ + op->done_bytes +=3D len; + assert(op->done_bytes <=3D op->num_bytes); + if (op->done_bytes =3D=3D op->num_bytes) { + op->completed =3D true; + } +} + +static uint32_t ind_op_next_byte(IndOp *op) +{ + return op->flash_addr + op->done_bytes; +} + +static uint32_t ind_op_end_byte(IndOp *op) +{ + return op->flash_addr + op->num_bytes; +} + +static void ospi_ind_op_next(IndOp *op) +{ + op[0] =3D op[1]; + op[1].completed =3D true; +} + +static void ind_op_setup(IndOp *op, uint32_t flash_addr, uint32_t num_byte= s) +{ + if (num_bytes & 0x3) { + qemu_log_mask(LOG_GUEST_ERROR, + "OSPI indirect op num bytes not word aligned\n"); + } + op->flash_addr =3D flash_addr; + op->num_bytes =3D num_bytes; + op->done_bytes =3D 0; + op->completed =3D false; +} + +static bool ospi_ind_op_completed(IndOp *op) +{ + return op->completed; +} + +static bool ospi_ind_op_all_completed(XlnxVersalOspi *s) +{ + return s->rd_ind_op[0].completed && s->wr_ind_op[0].completed; +} + +static void ospi_ind_op_cancel(IndOp *op) +{ + op[0].completed =3D true; + op[1].completed =3D true; +} + +static bool ospi_ind_op_add(IndOp *op, Fifo8 *fifo, + uint32_t flash_addr, uint32_t num_bytes) +{ + /* Check if first indirect op has been completed */ + if (op->completed) { + fifo8_reset(fifo); + ind_op_setup(op, flash_addr, num_bytes); + return false; + } + + /* Check if second indirect op has been completed */ + op++; + if (op->completed) { + ind_op_setup(op, flash_addr, num_bytes); + return false; + } + return true; +} + +static void ospi_ind_op_queue_up_rd(XlnxVersalOspi *s) +{ + uint32_t num_bytes =3D s->regs[R_INDIRECT_READ_XFER_NUM_BYTES_REG]; + uint32_t flash_addr =3D s->regs[R_INDIRECT_READ_XFER_START_REG]; + bool failed; + + failed =3D ospi_ind_op_add(s->rd_ind_op, &s->rx_sram, flash_addr, num_= bytes); + /* If two already queued set rd reject interrupt */ + if (failed) { + set_irq(s, R_IRQ_STATUS_REG_INDIRECT_TRANSFER_REJECT_FLD_MASK); + } +} + +static void ospi_ind_op_queue_up_wr(XlnxVersalOspi *s) +{ + uint32_t num_bytes =3D s->regs[R_INDIRECT_WRITE_XFER_NUM_BYTES_REG]; + uint32_t flash_addr =3D s->regs[R_INDIRECT_WRITE_XFER_START_REG]; + bool failed; + + failed =3D ospi_ind_op_add(s->wr_ind_op, &s->tx_sram, flash_addr, num_= bytes); + /* If two already queued set rd reject interrupt */ + if (failed) { + set_irq(s, R_IRQ_STATUS_REG_INDIRECT_TRANSFER_REJECT_FLD_MASK); + } +} + +static uint64_t flash_sz(XlnxVersalOspi *s, unsigned int cs) +{ + /* Flash sizes in MB */ + static const uint64_t sizes[4] =3D { SZ_512MBIT / 8, SZ_1GBIT / 8, + SZ_2GBIT / 8, SZ_4GBIT / 8 }; + uint32_t v =3D s->regs[R_DEV_SIZE_CONFIG_REG]; + + v >>=3D cs * R_DEV_SIZE_CONFIG_REG_MEM_SIZE_ON_CS0_FLD_LENGTH; + return sizes[FIELD_EX32(v, DEV_SIZE_CONFIG_REG, MEM_SIZE_ON_CS0_FLD)]; +} + +static unsigned int ospi_get_block_sz(XlnxVersalOspi *s) +{ + unsigned int block_fld =3D ARRAY_FIELD_EX32(s->regs, + DEV_SIZE_CONFIG_REG, + BYTES_PER_SUBSECTOR_FLD); + return 1 << block_fld; +} + +static unsigned int flash_blocks(XlnxVersalOspi *s, unsigned int cs) +{ + unsigned int b_sz =3D ospi_get_block_sz(s); + unsigned int f_sz =3D flash_sz(s, cs); + + return f_sz / b_sz; +} + +static int ospi_ahb_decoder_cs(XlnxVersalOspi *s, hwaddr addr) +{ + uint64_t end_addr =3D 0; + int cs; + + for (cs =3D 0; cs < s->num_cs; cs++) { + end_addr +=3D flash_sz(s, cs); + if (addr < end_addr) { + break; + } + } + + if (cs =3D=3D s->num_cs) { + /* Address is out of range */ + qemu_log_mask(LOG_GUEST_ERROR, + "OSPI flash address does not fit in configuration\n"= ); + return -1; + } + return cs; +} + +static void ospi_ahb_decoder_enable_cs(XlnxVersalOspi *s, hwaddr addr) +{ + int cs =3D ospi_ahb_decoder_cs(s, addr); + + if (cs >=3D 0) { + for (int i =3D 0; i < s->num_cs; i++) { + qemu_set_irq(s->cs_lines[i], cs !=3D i); + } + } +} + +static unsigned int single_cs(XlnxVersalOspi *s) +{ + unsigned int field =3D ARRAY_FIELD_EX32(s->regs, + CONFIG_REG, PERIPH_CS_LINES_FLD); + + /* + * Below one liner is a trick that finds the rightmost zero and makes = sure + * all other bits are turned to 1. It is a variant of the 'Isolate the + * rightmost 0-bit' trick found below at the time of writing: + * + * https://emre.me/computer-science/bit-manipulation-tricks/ + * + * 4'bXXX0 -> 4'b1110 + * 4'bXX01 -> 4'b1101 + * 4'bX011 -> 4'b1011 + * 4'b0111 -> 4'b0111 + * 4'b1111 -> 4'b1111 + */ + return (field | ~(field + 1)) & 0xf; +} + +static void ospi_update_cs_lines(XlnxVersalOspi *s) +{ + unsigned int all_cs; + int i; + + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, PERIPH_SEL_DEC_FLD)) { + all_cs =3D ARRAY_FIELD_EX32(s->regs, CONFIG_REG, PERIPH_CS_LINES_F= LD); + } else { + all_cs =3D single_cs(s); + } + + for (i =3D 0; i < s->num_cs; i++) { + bool cs =3D (all_cs >> i) & 1; + + qemu_set_irq(s->cs_lines[i], cs); + } +} + +static void ospi_dac_cs(XlnxVersalOspi *s, hwaddr addr) +{ + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENABLE_AHB_DECODER_FLD)) { + ospi_ahb_decoder_enable_cs(s, addr); + } else { + ospi_update_cs_lines(s); + } +} + +static void ospi_disable_cs(XlnxVersalOspi *s) +{ + int i; + + for (i =3D 0; i < s->num_cs; i++) { + qemu_set_irq(s->cs_lines[i], 1); + } +} + +static void ospi_flush_txfifo(XlnxVersalOspi *s) +{ + while (!fifo8_is_empty(&s->tx_fifo)) { + uint32_t tx_rx =3D fifo8_pop(&s->tx_fifo); + + tx_rx =3D ssi_transfer(s->spi, tx_rx); + fifo8_push(&s->rx_fifo, tx_rx); + } +} + +static void ospi_tx_fifo_push_address_raw(XlnxVersalOspi *s, + uint32_t flash_addr, + unsigned int addr_bytes) +{ + /* Push write address */ + if (addr_bytes =3D=3D 4) { + fifo8_push(&s->tx_fifo, flash_addr >> 24); + } + if (addr_bytes >=3D 3) { + fifo8_push(&s->tx_fifo, flash_addr >> 16); + } + if (addr_bytes >=3D 2) { + fifo8_push(&s->tx_fifo, flash_addr >> 8); + } + fifo8_push(&s->tx_fifo, flash_addr); +} + +static void ospi_tx_fifo_push_address(XlnxVersalOspi *s, uint32_t flash_ad= dr) +{ + /* Push write address */ + int addr_bytes =3D ospi_get_num_addr_bytes(s); + + ospi_tx_fifo_push_address_raw(s, flash_addr, addr_bytes); +} + +static void ospi_tx_fifo_push_stig_addr(XlnxVersalOspi *s) +{ + uint32_t flash_addr =3D s->regs[R_FLASH_CMD_ADDR_REG]; + unsigned int addr_bytes =3D ospi_stig_addr_len(s); + + ospi_tx_fifo_push_address_raw(s, flash_addr, addr_bytes); +} + +static void ospi_tx_fifo_push_rd_op_addr(XlnxVersalOspi *s, uint32_t flash= _addr) +{ + uint8_t inst_code =3D ospi_get_rd_opcode(s); + + fifo8_reset(&s->tx_fifo); + + /* Push read opcode */ + fifo8_push(&s->tx_fifo, inst_code); + + /* Push read address */ + ospi_tx_fifo_push_address(s, flash_addr); +} + +static void ospi_tx_fifo_push_stig_wr_data(XlnxVersalOspi *s) +{ + uint64_t data =3D s->regs[R_FLASH_WR_DATA_LOWER_REG]; + int wr_data_len =3D ospi_stig_wr_data_len(s); + int i; + + data |=3D (uint64_t) s->regs[R_FLASH_WR_DATA_UPPER_REG] << 32; + for (i =3D 0; i < wr_data_len; i++) { + int shift =3D i * 8; + fifo8_push(&s->tx_fifo, data >> shift); + } +} + +static void ospi_tx_fifo_push_stig_rd_data(XlnxVersalOspi *s) +{ + int rd_data_len; + int i; + + if (ARRAY_FIELD_EX32(s->regs, FLASH_CMD_CTRL_REG, STIG_MEM_BANK_EN_FLD= )) { + rd_data_len =3D ospi_stig_membank_rd_bytes(s); + } else { + rd_data_len =3D ospi_stig_rd_data_len(s); + } + + /* transmit second part (data) */ + for (i =3D 0; i < rd_data_len; ++i) { + fifo8_push(&s->tx_fifo, 0); + } +} + +static void ospi_rx_fifo_pop_stig_rd_data(XlnxVersalOspi *s) +{ + int size =3D ospi_stig_rd_data_len(s); + uint8_t bytes[8] =3D {}; + int i; + + size =3D MIN(fifo8_num_used(&s->rx_fifo), size); + + assert(size <=3D 8); + + for (i =3D 0; i < size; i++) { + bytes[i] =3D fifo8_pop(&s->rx_fifo); + } + + s->regs[R_FLASH_RD_DATA_LOWER_REG] =3D ldl_le_p(bytes); + s->regs[R_FLASH_RD_DATA_UPPER_REG] =3D ldl_le_p(bytes + 4); +} + +static void ospi_ind_read(XlnxVersalOspi *s, uint32_t flash_addr, uint32_t= len) +{ + int i; + + /* Create first section of read cmd */ + ospi_tx_fifo_push_rd_op_addr(s, flash_addr); + + /* transmit first part */ + ospi_update_cs_lines(s); + ospi_flush_txfifo(s); + + fifo8_reset(&s->rx_fifo); + + /* transmit second part (data) */ + for (i =3D 0; i < len; ++i) { + fifo8_push(&s->tx_fifo, 0); + } + ospi_flush_txfifo(s); + + for (i =3D 0; i < len; ++i) { + fifo8_push(&s->rx_sram, fifo8_pop(&s->rx_fifo)); + } + + /* done */ + ospi_disable_cs(s); +} + +static unsigned int ospi_dma_burst_size(XlnxVersalOspi *s) +{ + return 1 << ARRAY_FIELD_EX32(s->regs, + DMA_PERIPH_CONFIG_REG, + NUM_BURST_REQ_BYTES_FLD); +} + +static unsigned int ospi_dma_single_size(XlnxVersalOspi *s) +{ + return 1 << ARRAY_FIELD_EX32(s->regs, + DMA_PERIPH_CONFIG_REG, + NUM_SINGLE_REQ_BYTES_FLD); +} + +static void ind_rd_inc_num_done(XlnxVersalOspi *s) +{ + unsigned int done =3D ARRAY_FIELD_EX32(s->regs, + INDIRECT_READ_XFER_CTRL_REG, + NUM_IND_OPS_DONE_FLD); + if (done < IND_OPS_DONE_MAX) { + done++; + } + done &=3D 0x3; + ARRAY_FIELD_DP32(s->regs, INDIRECT_READ_XFER_CTRL_REG, + NUM_IND_OPS_DONE_FLD, done); +} + +static void ospi_ind_rd_completed(XlnxVersalOspi *s) +{ + ARRAY_FIELD_DP32(s->regs, INDIRECT_READ_XFER_CTRL_REG, + IND_OPS_DONE_STATUS_FLD, 1); + + ind_rd_inc_num_done(s); + ospi_ind_op_next(s->rd_ind_op); + if (ospi_ind_op_all_completed(s)) { + set_irq(s, R_IRQ_STATUS_REG_INDIRECT_OP_DONE_FLD_MASK); + } +} + +static void ospi_dma_read(XlnxVersalOspi *s) +{ + IndOp *op =3D s->rd_ind_op; + uint32_t dma_len =3D op->num_bytes; + uint32_t burst_sz =3D ospi_dma_burst_size(s); + uint32_t single_sz =3D ospi_dma_single_size(s); + uint32_t ind_trig_range; + uint32_t remainder; + XlnxCSUDMAClass *xcdc =3D XLNX_CSU_DMA_GET_CLASS(s->dma_src); + + ind_trig_range =3D (1 << ARRAY_FIELD_EX32(s->regs, + INDIRECT_TRIGGER_ADDR_RANGE_RE= G, + IND_RANGE_WIDTH_FLD)); + remainder =3D dma_len % burst_sz; + remainder =3D remainder % single_sz; + if (burst_sz > ind_trig_range || single_sz > ind_trig_range || + remainder !=3D 0) { + qemu_log_mask(LOG_GUEST_ERROR, + "OSPI DMA burst size / single size config error\n"); + } + + s->src_dma_inprog =3D true; + if (xcdc->read(s->dma_src, 0, dma_len) !=3D MEMTX_OK) { + qemu_log_mask(LOG_GUEST_ERROR, "OSPI DMA configuration error\n"); + } + s->src_dma_inprog =3D false; +} + +static void ospi_do_ind_read(XlnxVersalOspi *s) +{ + IndOp *op =3D s->rd_ind_op; + uint32_t next_b; + uint32_t end_b; + uint32_t len; + bool start_dma =3D IS_IND_DMA_START(op) && !s->src_dma_inprog; + + /* Continue to read flash until we run out of space in sram */ + while (!ospi_ind_op_completed(op) && + !fifo8_is_full(&s->rx_sram)) { + /* Read reqested number of bytes, max bytes limited to size of sra= m */ + next_b =3D ind_op_next_byte(op); + end_b =3D next_b + fifo8_num_free(&s->rx_sram); + end_b =3D MIN(end_b, ind_op_end_byte(op)); + + len =3D end_b - next_b; + ospi_ind_read(s, next_b, len); + ind_op_advance(op, len); + + if (ospi_ind_rd_watermark_enabled(s)) { + ARRAY_FIELD_DP32(s->regs, IRQ_STATUS_REG, + INDIRECT_XFER_LEVEL_BREACH_FLD, 1); + set_irq(s, + R_IRQ_STATUS_REG_INDIRECT_XFER_LEVEL_BREACH_FLD_MASK); + } + + if (!s->src_dma_inprog && + ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_DMA_IF_FLD)) { + ospi_dma_read(s); + } + } + + /* Set sram full */ + if (fifo8_num_used(&s->rx_sram) =3D=3D RXFF_SZ) { + ARRAY_FIELD_DP32(s->regs, + INDIRECT_READ_XFER_CTRL_REG, SRAM_FULL_FLD, 1); + set_irq(s, R_IRQ_STATUS_REG_INDRD_SRAM_FULL_FLD_MASK); + } + + /* Signal completion if done, unless inside recursion via ospi_dma_rea= d */ + if (!ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_DMA_IF_FLD) || start_dm= a) { + if (ospi_ind_op_completed(op)) { + ospi_ind_rd_completed(s); + } + } +} + +/* Transmit write enable instruction */ +static void ospi_transmit_wel(XlnxVersalOspi *s, bool ahb_decoder_cs, + hwaddr addr) +{ + fifo8_reset(&s->tx_fifo); + fifo8_push(&s->tx_fifo, WREN); + + if (ahb_decoder_cs) { + ospi_ahb_decoder_enable_cs(s, addr); + } else { + ospi_update_cs_lines(s); + } + + ospi_flush_txfifo(s); + ospi_disable_cs(s); + + fifo8_reset(&s->rx_fifo); +} + +static void ospi_ind_write(XlnxVersalOspi *s, uint32_t flash_addr, uint32_= t len) +{ + bool ahb_decoder_cs =3D false; + uint8_t inst_code; + int i; + + assert(fifo8_num_used(&s->tx_sram) >=3D len); + + if (!ARRAY_FIELD_EX32(s->regs, DEV_INSTR_WR_CONFIG_REG, WEL_DIS_FLD)) { + ospi_transmit_wel(s, ahb_decoder_cs, 0); + } + + /* reset fifos */ + fifo8_reset(&s->tx_fifo); + fifo8_reset(&s->rx_fifo); + + /* Push write opcode */ + inst_code =3D ospi_get_wr_opcode(s); + fifo8_push(&s->tx_fifo, inst_code); + + /* Push write address */ + ospi_tx_fifo_push_address(s, flash_addr); + + /* data */ + for (i =3D 0; i < len; i++) { + fifo8_push(&s->tx_fifo, fifo8_pop(&s->tx_sram)); + } + + /* transmit */ + ospi_update_cs_lines(s); + ospi_flush_txfifo(s); + + /* done */ + ospi_disable_cs(s); + fifo8_reset(&s->rx_fifo); +} + +static void ind_wr_inc_num_done(XlnxVersalOspi *s) +{ + unsigned int done =3D ARRAY_FIELD_EX32(s->regs, INDIRECT_WRITE_XFER_CT= RL_REG, + NUM_IND_OPS_DONE_FLD); + if (done < IND_OPS_DONE_MAX) { + done++; + } + done &=3D 0x3; + ARRAY_FIELD_DP32(s->regs, INDIRECT_WRITE_XFER_CTRL_REG, + NUM_IND_OPS_DONE_FLD, done); +} + +static void ospi_ind_wr_completed(XlnxVersalOspi *s) +{ + ARRAY_FIELD_DP32(s->regs, INDIRECT_WRITE_XFER_CTRL_REG, + IND_OPS_DONE_STATUS_FLD, 1); + ind_wr_inc_num_done(s); + ospi_ind_op_next(s->wr_ind_op); + /* Set indirect op done interrupt if enabled */ + if (ospi_ind_op_all_completed(s)) { + set_irq(s, R_IRQ_STATUS_REG_INDIRECT_OP_DONE_FLD_MASK); + } +} + +static void ospi_do_indirect_write(XlnxVersalOspi *s) +{ + uint32_t write_watermark =3D s->regs[R_INDIRECT_WRITE_XFER_WATERMARK_R= EG]; + uint32_t pagesz =3D ospi_get_page_sz(s); + uint32_t page_mask =3D ~(pagesz - 1); + IndOp *op =3D s->wr_ind_op; + uint32_t next_b; + uint32_t end_b; + uint32_t len; + + /* Write out tx_fifo in maximum page sz chunks */ + while (!ospi_ind_op_completed(op) && fifo8_num_used(&s->tx_sram) > 0) { + next_b =3D ind_op_next_byte(op); + end_b =3D next_b + MIN(fifo8_num_used(&s->tx_sram), pagesz); + + /* Dont cross page boundary */ + if ((end_b & page_mask) > next_b) { + end_b &=3D page_mask; + } + + len =3D end_b - next_b; + len =3D MIN(len, op->num_bytes - op->done_bytes); + ospi_ind_write(s, next_b, len); + ind_op_advance(op, len); + } + + /* + * Always set indirect transfer level breached interrupt if enabled + * (write watermark > 0) since the tx_sram always will be emptied + */ + if (write_watermark > 0) { + set_irq(s, R_IRQ_STATUS_REG_INDIRECT_XFER_LEVEL_BREACH_FLD_MASK); + } + + /* Signal completions if done */ + if (ospi_ind_op_completed(op)) { + ospi_ind_wr_completed(s); + } +} + +static void ospi_stig_fill_membank(XlnxVersalOspi *s) +{ + int num_rd_bytes =3D ospi_stig_membank_rd_bytes(s); + int idx =3D num_rd_bytes - 8; /* first of last 8 */ + int i; + + for (i =3D 0; i < num_rd_bytes; i++) { + s->stig_membank[i] =3D fifo8_pop(&s->rx_fifo); + } + + g_assert((idx + 4) < ARRAY_SIZE(s->stig_membank)); + + /* Fill in lower upper regs */ + s->regs[R_FLASH_RD_DATA_LOWER_REG] =3D ldl_le_p(&s->stig_membank[idx]); + s->regs[R_FLASH_RD_DATA_UPPER_REG] =3D ldl_le_p(&s->stig_membank[idx += 4]); +} + +static void ospi_stig_cmd_exec(XlnxVersalOspi *s) +{ + uint8_t inst_code; + + /* Reset fifos */ + fifo8_reset(&s->tx_fifo); + fifo8_reset(&s->rx_fifo); + + /* Push write opcode */ + inst_code =3D ARRAY_FIELD_EX32(s->regs, FLASH_CMD_CTRL_REG, CMD_OPCODE= _FLD); + fifo8_push(&s->tx_fifo, inst_code); + + /* Push address if enabled */ + if (ARRAY_FIELD_EX32(s->regs, FLASH_CMD_CTRL_REG, ENB_COMD_ADDR_FLD)) { + ospi_tx_fifo_push_stig_addr(s); + } + + /* Enable cs */ + ospi_update_cs_lines(s); + + /* Data */ + if (ARRAY_FIELD_EX32(s->regs, FLASH_CMD_CTRL_REG, ENB_WRITE_DATA_FLD))= { + ospi_tx_fifo_push_stig_wr_data(s); + } else if (ARRAY_FIELD_EX32(s->regs, + FLASH_CMD_CTRL_REG, ENB_READ_DATA_FLD)) { + /* transmit first part */ + ospi_flush_txfifo(s); + fifo8_reset(&s->rx_fifo); + ospi_tx_fifo_push_stig_rd_data(s); + } + + /* Transmit */ + ospi_flush_txfifo(s); + ospi_disable_cs(s); + + if (ARRAY_FIELD_EX32(s->regs, FLASH_CMD_CTRL_REG, ENB_READ_DATA_FLD)) { + if (ARRAY_FIELD_EX32(s->regs, + FLASH_CMD_CTRL_REG, STIG_MEM_BANK_EN_FLD)) { + ospi_stig_fill_membank(s); + } else { + ospi_rx_fifo_pop_stig_rd_data(s); + } + } +} + +static uint32_t ospi_block_address(XlnxVersalOspi *s, unsigned int block) +{ + unsigned int block_sz =3D ospi_get_block_sz(s); + unsigned int cs =3D 0; + uint32_t addr =3D 0; + + while (cs < s->num_cs && block >=3D flash_blocks(s, cs)) { + block -=3D flash_blocks(s, 0); + addr +=3D flash_sz(s, cs); + } + addr +=3D block * block_sz; + return addr; +} + +static uint32_t ospi_get_wr_prot_addr_low(XlnxVersalOspi *s) +{ + unsigned int block =3D s->regs[R_LOWER_WR_PROT_REG]; + + return ospi_block_address(s, block); +} + +static uint32_t ospi_get_wr_prot_addr_upper(XlnxVersalOspi *s) +{ + unsigned int block =3D s->regs[R_UPPER_WR_PROT_REG]; + + /* Get address of first block out of defined range */ + return ospi_block_address(s, block + 1); +} + +static bool ospi_is_write_protected(XlnxVersalOspi *s, hwaddr addr) +{ + uint32_t wr_prot_addr_upper =3D ospi_get_wr_prot_addr_upper(s); + uint32_t wr_prot_addr_low =3D ospi_get_wr_prot_addr_low(s); + bool in_range =3D false; + + if (addr >=3D wr_prot_addr_low && addr < wr_prot_addr_upper) { + in_range =3D true; + } + + if (ARRAY_FIELD_EX32(s->regs, WR_PROT_CTRL_REG, INV_FLD)) { + in_range =3D !in_range; + } + return in_range; +} + +static uint64_t ospi_rx_sram_read(XlnxVersalOspi *s, unsigned int size) +{ + uint8_t bytes[8] =3D {}; + int i; + + if (size < 4 && fifo8_num_used(&s->rx_sram) >=3D 4) { + qemu_log_mask(LOG_GUEST_ERROR, + "OSPI only last read of internal " + "sram is allowed to be < 32 bits\n"); + } + + size =3D MIN(fifo8_num_used(&s->rx_sram), size); + + assert(size <=3D 8); + + for (i =3D 0; i < size; i++) { + bytes[i] =3D fifo8_pop(&s->rx_sram); + } + + return ldq_le_p(bytes); +} + +static void ospi_tx_sram_write(XlnxVersalOspi *s, uint64_t value, + unsigned int size) +{ + int i; + for (i =3D 0; i < size && !fifo8_is_full(&s->tx_sram); i++) { + fifo8_push(&s->tx_sram, value >> 8 * i); + } +} + +static uint64_t ospi_do_dac_read(void *opaque, hwaddr addr, unsigned int s= ize) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(opaque); + uint8_t bytes[8] =3D {}; + int i; + + /* Create first section of read cmd */ + ospi_tx_fifo_push_rd_op_addr(s, (uint32_t) addr); + + /* Enable cs and transmit first part */ + ospi_dac_cs(s, addr); + ospi_flush_txfifo(s); + + fifo8_reset(&s->rx_fifo); + + /* transmit second part (data) */ + for (i =3D 0; i < size; ++i) { + fifo8_push(&s->tx_fifo, 0); + } + ospi_flush_txfifo(s); + + /* fill in result */ + size =3D MIN(fifo8_num_used(&s->rx_fifo), size); + + assert(size <=3D 8); + + for (i =3D 0; i < size; i++) { + bytes[i] =3D fifo8_pop(&s->rx_fifo); + } + + /* done */ + ospi_disable_cs(s); + + return ldq_le_p(bytes); +} + +static void ospi_do_dac_write(void *opaque, + hwaddr addr, + uint64_t value, + unsigned int size) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(opaque); + bool ahb_decoder_cs =3D ARRAY_FIELD_EX32(s->regs, CONFIG_REG, + ENABLE_AHB_DECODER_FLD); + uint8_t inst_code; + unsigned int i; + + if (!ARRAY_FIELD_EX32(s->regs, DEV_INSTR_WR_CONFIG_REG, WEL_DIS_FLD)) { + ospi_transmit_wel(s, ahb_decoder_cs, addr); + } + + /* reset fifos */ + fifo8_reset(&s->tx_fifo); + fifo8_reset(&s->rx_fifo); + + /* Push write opcode */ + inst_code =3D ospi_get_wr_opcode(s); + fifo8_push(&s->tx_fifo, inst_code); + + /* Push write address */ + ospi_tx_fifo_push_address(s, addr); + + /* data */ + for (i =3D 0; i < size; i++) { + fifo8_push(&s->tx_fifo, value >> 8 * i); + } + + /* Enable cs and transmit */ + ospi_dac_cs(s, addr); + ospi_flush_txfifo(s); + ospi_disable_cs(s); + + fifo8_reset(&s->rx_fifo); +} + +static void flash_cmd_ctrl_mem_reg_post_write(RegisterInfo *reg, + uint64_t val) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_SPI_FLD)) { + if (ARRAY_FIELD_EX32(s->regs, + FLASH_COMMAND_CTRL_MEM_REG, + TRIGGER_MEM_BANK_REQ_FLD)) { + ospi_stig_membank_req(s); + ARRAY_FIELD_DP32(s->regs, FLASH_COMMAND_CTRL_MEM_REG, + TRIGGER_MEM_BANK_REQ_FLD, 0); + } + } +} + +static void flash_cmd_ctrl_reg_post_write(RegisterInfo *reg, uint64_t val) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_SPI_FLD) && + ARRAY_FIELD_EX32(s->regs, FLASH_CMD_CTRL_REG, CMD_EXEC_FLD)) { + ospi_stig_cmd_exec(s); + set_irq(s, R_IRQ_STATUS_REG_STIG_REQ_INT_FLD_MASK); + ARRAY_FIELD_DP32(s->regs, FLASH_CMD_CTRL_REG, CMD_EXEC_FLD, 0); + } +} + +static uint64_t ind_wr_dec_num_done(XlnxVersalOspi *s, uint64_t val) +{ + unsigned int done =3D ARRAY_FIELD_EX32(s->regs, INDIRECT_WRITE_XFER_CT= RL_REG, + NUM_IND_OPS_DONE_FLD); + done--; + done &=3D 0x3; + val =3D FIELD_DP32(val, INDIRECT_WRITE_XFER_CTRL_REG, + NUM_IND_OPS_DONE_FLD, done); + return val; +} + +static bool ind_wr_clearing_op_done(XlnxVersalOspi *s, uint64_t new_val) +{ + bool set_in_reg =3D ARRAY_FIELD_EX32(s->regs, INDIRECT_WRITE_XFER_CTRL= _REG, + IND_OPS_DONE_STATUS_FLD); + bool set_in_new_val =3D FIELD_EX32(new_val, INDIRECT_WRITE_XFER_CTRL_R= EG, + IND_OPS_DONE_STATUS_FLD); + /* return true if clearing bit */ + return set_in_reg && !set_in_new_val; +} + +static uint64_t ind_wr_xfer_ctrl_reg_pre_write(RegisterInfo *reg, + uint64_t val) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + + if (ind_wr_clearing_op_done(s, val)) { + val =3D ind_wr_dec_num_done(s, val); + } + return val; +} + +static void ind_wr_xfer_ctrl_reg_post_write(RegisterInfo *reg, uint64_t va= l) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + + if (s->ind_write_disabled) { + return; + } + + if (ARRAY_FIELD_EX32(s->regs, INDIRECT_WRITE_XFER_CTRL_REG, START_FLD)= ) { + ospi_ind_op_queue_up_wr(s); + ospi_do_indirect_write(s); + ARRAY_FIELD_DP32(s->regs, INDIRECT_WRITE_XFER_CTRL_REG, START_FLD,= 0); + } + + if (ARRAY_FIELD_EX32(s->regs, INDIRECT_WRITE_XFER_CTRL_REG, CANCEL_FLD= )) { + ospi_ind_op_cancel(s->wr_ind_op); + fifo8_reset(&s->tx_sram); + ARRAY_FIELD_DP32(s->regs, INDIRECT_WRITE_XFER_CTRL_REG, CANCEL_FLD= , 0); + } +} + +static uint64_t ind_wr_xfer_ctrl_reg_post_read(RegisterInfo *reg, + uint64_t val) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + IndOp *op =3D s->wr_ind_op; + + /* Check if ind ops is ongoing */ + if (!ospi_ind_op_completed(&op[0])) { + /* Check if two ind ops are queued */ + if (!ospi_ind_op_completed(&op[1])) { + val =3D FIELD_DP32(val, INDIRECT_WRITE_XFER_CTRL_REG, + WR_QUEUED_FLD, 1); + } + val =3D FIELD_DP32(val, INDIRECT_WRITE_XFER_CTRL_REG, WR_STATUS_FL= D, 1); + } + return val; +} + +static uint64_t ind_rd_dec_num_done(XlnxVersalOspi *s, uint64_t val) +{ + unsigned int done =3D ARRAY_FIELD_EX32(s->regs, INDIRECT_READ_XFER_CTR= L_REG, + NUM_IND_OPS_DONE_FLD); + done--; + done &=3D 0x3; + val =3D FIELD_DP32(val, INDIRECT_READ_XFER_CTRL_REG, + NUM_IND_OPS_DONE_FLD, done); + return val; +} + +static uint64_t ind_rd_xfer_ctrl_reg_pre_write(RegisterInfo *reg, + uint64_t val) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + + if (FIELD_EX32(val, INDIRECT_READ_XFER_CTRL_REG, + IND_OPS_DONE_STATUS_FLD)) { + val =3D ind_rd_dec_num_done(s, val); + val &=3D ~R_INDIRECT_READ_XFER_CTRL_REG_IND_OPS_DONE_STATUS_FLD_MA= SK; + } + return val; +} + +static void ind_rd_xfer_ctrl_reg_post_write(RegisterInfo *reg, uint64_t va= l) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + + if (ARRAY_FIELD_EX32(s->regs, INDIRECT_READ_XFER_CTRL_REG, START_FLD))= { + ospi_ind_op_queue_up_rd(s); + ospi_do_ind_read(s); + ARRAY_FIELD_DP32(s->regs, INDIRECT_READ_XFER_CTRL_REG, START_FLD, = 0); + } + + if (ARRAY_FIELD_EX32(s->regs, INDIRECT_READ_XFER_CTRL_REG, CANCEL_FLD)= ) { + ospi_ind_op_cancel(s->rd_ind_op); + fifo8_reset(&s->rx_sram); + ARRAY_FIELD_DP32(s->regs, INDIRECT_READ_XFER_CTRL_REG, CANCEL_FLD,= 0); + } +} + +static uint64_t ind_rd_xfer_ctrl_reg_post_read(RegisterInfo *reg, + uint64_t val) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + IndOp *op =3D s->rd_ind_op; + + /* Check if ind ops is ongoing */ + if (!ospi_ind_op_completed(&op[0])) { + /* Check if two ind ops are queued */ + if (!ospi_ind_op_completed(&op[1])) { + val =3D FIELD_DP32(val, INDIRECT_READ_XFER_CTRL_REG, + RD_QUEUED_FLD, 1); + } + val =3D FIELD_DP32(val, INDIRECT_READ_XFER_CTRL_REG, RD_STATUS_FLD= , 1); + } + return val; +} + +static uint64_t sram_fill_reg_post_read(RegisterInfo *reg, uint64_t val) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + val =3D ((fifo8_num_used(&s->tx_sram) & 0xFFFF) << 16) | + (fifo8_num_used(&s->rx_sram) & 0xFFFF); + return val; +} + +static uint64_t dll_obs_upper_reg_post_read(RegisterInfo *reg, uint64_t va= l) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(reg->opaque); + uint32_t rx_dec_out; + + rx_dec_out =3D FIELD_EX32(val, DLL_OBSERVABLE_UPPER_REG, + DLL_OBSERVABLE__UPPER_RX_DECODER_OUTPUT_FLD); + + if (rx_dec_out < MAX_RX_DEC_OUT) { + ARRAY_FIELD_DP32(s->regs, DLL_OBSERVABLE_UPPER_REG, + DLL_OBSERVABLE__UPPER_RX_DECODER_OUTPUT_FLD, + rx_dec_out + 1); + } + + return val; +} + + +static void xlnx_versal_ospi_reset(DeviceState *dev) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(dev); + unsigned int i; + + for (i =3D 0; i < ARRAY_SIZE(s->regs_info); ++i) { + register_reset(&s->regs_info[i]); + } + + fifo8_reset(&s->rx_fifo); + fifo8_reset(&s->tx_fifo); + fifo8_reset(&s->rx_sram); + fifo8_reset(&s->tx_sram); + + s->rd_ind_op[0].completed =3D true; + s->rd_ind_op[1].completed =3D true; + s->wr_ind_op[0].completed =3D true; + s->wr_ind_op[1].completed =3D true; + ARRAY_FIELD_DP32(s->regs, DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_DLL_LOCK_FLD, 1); + ARRAY_FIELD_DP32(s->regs, DLL_OBSERVABLE_LOWER_REG, + DLL_OBSERVABLE_LOWER_LOOPBACK_LOCK_FLD, 1); +} + +static RegisterAccessInfo ospi_regs_info[] =3D { + { .name =3D "CONFIG_REG", + .addr =3D A_CONFIG_REG, + .reset =3D 0x80780081, + .ro =3D 0x9c000000, + },{ .name =3D "DEV_INSTR_RD_CONFIG_REG", + .addr =3D A_DEV_INSTR_RD_CONFIG_REG, + .reset =3D 0x3, + .ro =3D 0xe0ecc800, + },{ .name =3D "DEV_INSTR_WR_CONFIG_REG", + .addr =3D A_DEV_INSTR_WR_CONFIG_REG, + .reset =3D 0x2, + .ro =3D 0xe0fcce00, + },{ .name =3D "DEV_DELAY_REG", + .addr =3D A_DEV_DELAY_REG, + },{ .name =3D "RD_DATA_CAPTURE_REG", + .addr =3D A_RD_DATA_CAPTURE_REG, + .reset =3D 0x1, + .ro =3D 0xfff0fec0, + },{ .name =3D "DEV_SIZE_CONFIG_REG", + .addr =3D A_DEV_SIZE_CONFIG_REG, + .reset =3D 0x101002, + .ro =3D 0xe0000000, + },{ .name =3D "SRAM_PARTITION_CFG_REG", + .addr =3D A_SRAM_PARTITION_CFG_REG, + .reset =3D 0x80, + .ro =3D 0xffffff00, + },{ .name =3D "IND_AHB_ADDR_TRIGGER_REG", + .addr =3D A_IND_AHB_ADDR_TRIGGER_REG, + },{ .name =3D "DMA_PERIPH_CONFIG_REG", + .addr =3D A_DMA_PERIPH_CONFIG_REG, + .ro =3D 0xfffff0f0, + },{ .name =3D "REMAP_ADDR_REG", + .addr =3D A_REMAP_ADDR_REG, + },{ .name =3D "MODE_BIT_CONFIG_REG", + .addr =3D A_MODE_BIT_CONFIG_REG, + .reset =3D 0x200, + .ro =3D 0xffff7800, + },{ .name =3D "SRAM_FILL_REG", + .addr =3D A_SRAM_FILL_REG, + .ro =3D 0xffffffff, + .post_read =3D sram_fill_reg_post_read, + },{ .name =3D "TX_THRESH_REG", + .addr =3D A_TX_THRESH_REG, + .reset =3D 0x1, + .ro =3D 0xffffffe0, + },{ .name =3D "RX_THRESH_REG", + .addr =3D A_RX_THRESH_REG, + .reset =3D 0x1, + .ro =3D 0xffffffe0, + },{ .name =3D "WRITE_COMPLETION_CTRL_REG", + .addr =3D A_WRITE_COMPLETION_CTRL_REG, + .reset =3D 0x10005, + .ro =3D 0x1800, + },{ .name =3D "NO_OF_POLLS_BEF_EXP_REG", + .addr =3D A_NO_OF_POLLS_BEF_EXP_REG, + .reset =3D 0xffffffff, + },{ .name =3D "IRQ_STATUS_REG", + .addr =3D A_IRQ_STATUS_REG, + .ro =3D 0xfff08000, + .w1c =3D 0xf7fff, + },{ .name =3D "IRQ_MASK_REG", + .addr =3D A_IRQ_MASK_REG, + .ro =3D 0xfff08000, + },{ .name =3D "LOWER_WR_PROT_REG", + .addr =3D A_LOWER_WR_PROT_REG, + },{ .name =3D "UPPER_WR_PROT_REG", + .addr =3D A_UPPER_WR_PROT_REG, + },{ .name =3D "WR_PROT_CTRL_REG", + .addr =3D A_WR_PROT_CTRL_REG, + .ro =3D 0xfffffffc, + },{ .name =3D "INDIRECT_READ_XFER_CTRL_REG", + .addr =3D A_INDIRECT_READ_XFER_CTRL_REG, + .ro =3D 0xffffffd4, + .w1c =3D 0x08, + .pre_write =3D ind_rd_xfer_ctrl_reg_pre_write, + .post_write =3D ind_rd_xfer_ctrl_reg_post_write, + .post_read =3D ind_rd_xfer_ctrl_reg_post_read, + },{ .name =3D "INDIRECT_READ_XFER_WATERMARK_REG", + .addr =3D A_INDIRECT_READ_XFER_WATERMARK_REG, + },{ .name =3D "INDIRECT_READ_XFER_START_REG", + .addr =3D A_INDIRECT_READ_XFER_START_REG, + },{ .name =3D "INDIRECT_READ_XFER_NUM_BYTES_REG", + .addr =3D A_INDIRECT_READ_XFER_NUM_BYTES_REG, + },{ .name =3D "INDIRECT_WRITE_XFER_CTRL_REG", + .addr =3D A_INDIRECT_WRITE_XFER_CTRL_REG, + .ro =3D 0xffffffdc, + .w1c =3D 0x20, + .pre_write =3D ind_wr_xfer_ctrl_reg_pre_write, + .post_write =3D ind_wr_xfer_ctrl_reg_post_write, + .post_read =3D ind_wr_xfer_ctrl_reg_post_read, + },{ .name =3D "INDIRECT_WRITE_XFER_WATERMARK_REG", + .addr =3D A_INDIRECT_WRITE_XFER_WATERMARK_REG, + .reset =3D 0xffffffff, + },{ .name =3D "INDIRECT_WRITE_XFER_START_REG", + .addr =3D A_INDIRECT_WRITE_XFER_START_REG, + },{ .name =3D "INDIRECT_WRITE_XFER_NUM_BYTES_REG", + .addr =3D A_INDIRECT_WRITE_XFER_NUM_BYTES_REG, + },{ .name =3D "INDIRECT_TRIGGER_ADDR_RANGE_REG", + .addr =3D A_INDIRECT_TRIGGER_ADDR_RANGE_REG, + .reset =3D 0x4, + .ro =3D 0xfffffff0, + },{ .name =3D "FLASH_COMMAND_CTRL_MEM_REG", + .addr =3D A_FLASH_COMMAND_CTRL_MEM_REG, + .ro =3D 0xe008fffe, + .post_write =3D flash_cmd_ctrl_mem_reg_post_write, + },{ .name =3D "FLASH_CMD_CTRL_REG", + .addr =3D A_FLASH_CMD_CTRL_REG, + .ro =3D 0x7a, + .post_write =3D flash_cmd_ctrl_reg_post_write, + },{ .name =3D "FLASH_CMD_ADDR_REG", + .addr =3D A_FLASH_CMD_ADDR_REG, + },{ .name =3D "FLASH_RD_DATA_LOWER_REG", + .addr =3D A_FLASH_RD_DATA_LOWER_REG, + .ro =3D 0xffffffff, + },{ .name =3D "FLASH_RD_DATA_UPPER_REG", + .addr =3D A_FLASH_RD_DATA_UPPER_REG, + .ro =3D 0xffffffff, + },{ .name =3D "FLASH_WR_DATA_LOWER_REG", + .addr =3D A_FLASH_WR_DATA_LOWER_REG, + },{ .name =3D "FLASH_WR_DATA_UPPER_REG", + .addr =3D A_FLASH_WR_DATA_UPPER_REG, + },{ .name =3D "POLLING_FLASH_STATUS_REG", + .addr =3D A_POLLING_FLASH_STATUS_REG, + .ro =3D 0xfff0ffff, + },{ .name =3D "PHY_CONFIGURATION_REG", + .addr =3D A_PHY_CONFIGURATION_REG, + .reset =3D 0x40000000, + .ro =3D 0x1f80ff80, + },{ .name =3D "PHY_MASTER_CONTROL_REG", + .addr =3D A_PHY_MASTER_CONTROL_REG, + .reset =3D 0x800000, + .ro =3D 0xfe08ff80, + },{ .name =3D "DLL_OBSERVABLE_LOWER_REG", + .addr =3D A_DLL_OBSERVABLE_LOWER_REG, + .ro =3D 0xffffffff, + },{ .name =3D "DLL_OBSERVABLE_UPPER_REG", + .addr =3D A_DLL_OBSERVABLE_UPPER_REG, + .ro =3D 0xffffffff, + .post_read =3D dll_obs_upper_reg_post_read, + },{ .name =3D "OPCODE_EXT_LOWER_REG", + .addr =3D A_OPCODE_EXT_LOWER_REG, + .reset =3D 0x13edfa00, + },{ .name =3D "OPCODE_EXT_UPPER_REG", + .addr =3D A_OPCODE_EXT_UPPER_REG, + .reset =3D 0x6f90000, + .ro =3D 0xffff, + },{ .name =3D "MODULE_ID_REG", + .addr =3D A_MODULE_ID_REG, + .reset =3D 0x300, + .ro =3D 0xffffffff, + } +}; + +/* Return dev-obj from reg-region created by register_init_block32 */ +static XlnxVersalOspi *xilinx_ospi_of_mr(void *mr_accessor) +{ + RegisterInfoArray *reg_array =3D mr_accessor; + Object *dev; + + dev =3D reg_array->mem.owner; + assert(dev); + + return XILINX_VERSAL_OSPI(dev); +} + +static void ospi_write(void *opaque, hwaddr addr, uint64_t value, + unsigned int size) +{ + XlnxVersalOspi *s =3D xilinx_ospi_of_mr(opaque); + + register_write_memory(opaque, addr, value, size); + ospi_update_irq_line(s); +} + +static const MemoryRegionOps ospi_ops =3D { + .read =3D register_read_memory, + .write =3D ospi_write, + .endianness =3D DEVICE_LITTLE_ENDIAN, + .valid =3D { + .min_access_size =3D 4, + .max_access_size =3D 4, + }, +}; + +static uint64_t ospi_indac_read(void *opaque, unsigned int size) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(opaque); + uint64_t ret =3D ospi_rx_sram_read(s, size); + + if (!ospi_ind_op_completed(s->rd_ind_op)) { + ospi_do_ind_read(s); + } + return ret; +} + +static void ospi_indac_write(void *opaque, uint64_t value, unsigned int si= ze) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(opaque); + + g_assert(!s->ind_write_disabled); + + if (!ospi_ind_op_completed(s->wr_ind_op)) { + ospi_tx_sram_write(s, value, size); + ospi_do_indirect_write(s); + } else { + qemu_log_mask(LOG_GUEST_ERROR, + "OSPI wr into indac area while no ongoing indac wr\n"); + } +} + +static bool is_inside_indac_range(XlnxVersalOspi *s, hwaddr addr) +{ + uint32_t range_start; + uint32_t range_end; + + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_DMA_IF_FLD)) { + return true; + } + + range_start =3D s->regs[R_IND_AHB_ADDR_TRIGGER_REG]; + range_end =3D range_start + + (1 << ARRAY_FIELD_EX32(s->regs, + INDIRECT_TRIGGER_ADDR_RANGE_REG, + IND_RANGE_WIDTH_FLD)); + + addr +=3D s->regs[R_IND_AHB_ADDR_TRIGGER_REG] & 0xF0000000; + + return addr >=3D range_start && addr < range_end; +} + +static bool ospi_is_indac_active(XlnxVersalOspi *s) +{ + /* + * When dac and indac cannot be active at the same time, + * return true when dac is disabled. + */ + return s->dac_with_indac || !s->dac_enable; +} + +static uint64_t ospi_dac_read(void *opaque, hwaddr addr, unsigned int size) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(opaque); + + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_SPI_FLD)) { + if (ospi_is_indac_active(s) && + is_inside_indac_range(s, addr)) { + return ospi_indac_read(s, size); + } + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_DIR_ACC_CTLR_FLD) + && s->dac_enable) { + if (ARRAY_FIELD_EX32(s->regs, + CONFIG_REG, ENB_AHB_ADDR_REMAP_FLD)) { + addr +=3D s->regs[R_REMAP_ADDR_REG]; + } + return ospi_do_dac_read(opaque, addr, size); + } else { + qemu_log_mask(LOG_GUEST_ERROR, "OSPI AHB rd while DAC disabled= \n"); + } + } else { + qemu_log_mask(LOG_GUEST_ERROR, "OSPI AHB rd while OSPI disabled\n"= ); + } + + return 0; +} + +static void ospi_dac_write(void *opaque, hwaddr addr, uint64_t value, + unsigned int size) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(opaque); + + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_SPI_FLD)) { + if (ospi_is_indac_active(s) && + !s->ind_write_disabled && + is_inside_indac_range(s, addr)) { + return ospi_indac_write(s, value, size); + } + if (ARRAY_FIELD_EX32(s->regs, CONFIG_REG, ENB_DIR_ACC_CTLR_FLD) && + s->dac_enable) { + if (ARRAY_FIELD_EX32(s->regs, + CONFIG_REG, ENB_AHB_ADDR_REMAP_FLD)) { + addr +=3D s->regs[R_REMAP_ADDR_REG]; + } + /* Check if addr is write protected */ + if (ARRAY_FIELD_EX32(s->regs, WR_PROT_CTRL_REG, ENB_FLD) && + ospi_is_write_protected(s, addr)) { + set_irq(s, R_IRQ_STATUS_REG_PROT_WR_ATTEMPT_FLD_MASK); + ospi_update_irq_line(s); + qemu_log_mask(LOG_GUEST_ERROR, + "OSPI writing into write protected area\n"); + return; + } + ospi_do_dac_write(opaque, addr, value, size); + } else { + qemu_log_mask(LOG_GUEST_ERROR, "OSPI AHB wr while DAC disabled= \n"); + } + } else { + qemu_log_mask(LOG_GUEST_ERROR, "OSPI AHB wr while OSPI disabled\n"= ); + } +} + +static const MemoryRegionOps ospi_dac_ops =3D { + .read =3D ospi_dac_read, + .write =3D ospi_dac_write, + .endianness =3D DEVICE_LITTLE_ENDIAN, + .valid =3D { + .min_access_size =3D 4, + .max_access_size =3D 4, + }, +}; + +static void ospi_update_dac_status(void *opaque, int n, int level) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(opaque); + + s->dac_enable =3D level; +} + +static void xlnx_versal_ospi_realize(DeviceState *dev, Error **errp) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(dev); + SysBusDevice *sbd =3D SYS_BUS_DEVICE(dev); + + s->num_cs =3D 4; + s->spi =3D ssi_create_bus(dev, "spi0"); + s->cs_lines =3D g_new0(qemu_irq, s->num_cs); + for (int i =3D 0; i < s->num_cs; ++i) { + sysbus_init_irq(sbd, &s->cs_lines[i]); + } + + fifo8_create(&s->rx_fifo, RXFF_SZ); + fifo8_create(&s->tx_fifo, TXFF_SZ); + fifo8_create(&s->rx_sram, RXFF_SZ); + fifo8_create(&s->tx_sram, TXFF_SZ); +} + +static void xlnx_versal_ospi_init(Object *obj) +{ + XlnxVersalOspi *s =3D XILINX_VERSAL_OSPI(obj); + SysBusDevice *sbd =3D SYS_BUS_DEVICE(obj); + DeviceState *dev =3D DEVICE(obj); + RegisterInfoArray *reg_array; + + memory_region_init(&s->iomem, obj, TYPE_XILINX_VERSAL_OSPI, + XILINX_VERSAL_OSPI_R_MAX * 4); + reg_array =3D + register_init_block32(DEVICE(obj), ospi_regs_info, + ARRAY_SIZE(ospi_regs_info), + s->regs_info, s->regs, + &ospi_ops, + XILINX_VERSAL_OSPI_ERR_DEBUG, + XILINX_VERSAL_OSPI_R_MAX * 4); + memory_region_add_subregion(&s->iomem, 0x0, ®_array->mem); + sysbus_init_mmio(sbd, &s->iomem); + + memory_region_init_io(&s->iomem_dac, obj, &ospi_dac_ops, s, + TYPE_XILINX_VERSAL_OSPI "-dac", 0x20000000); + sysbus_init_mmio(sbd, &s->iomem_dac); + + sysbus_init_irq(sbd, &s->irq); + + object_property_add_link(obj, "dma-src", TYPE_XLNX_CSU_DMA, + (Object **)&s->dma_src, + object_property_allow_set_link, + OBJ_PROP_LINK_STRONG); + + qdev_init_gpio_in_named(dev, ospi_update_dac_status, "ospi-mux-sel", 1= ); +} + +static const VMStateDescription vmstate_ind_op =3D { + .name =3D "OSPIIndOp", + .version_id =3D 1, + .minimum_version_id =3D 1, + .fields =3D (VMStateField[]) { + VMSTATE_UINT32(flash_addr, IndOp), + VMSTATE_UINT32(num_bytes, IndOp), + VMSTATE_UINT32(done_bytes, IndOp), + VMSTATE_BOOL(completed, IndOp), + VMSTATE_END_OF_LIST() + } +}; + +static const VMStateDescription vmstate_xlnx_versal_ospi =3D { + .name =3D TYPE_XILINX_VERSAL_OSPI, + .version_id =3D 1, + .minimum_version_id =3D 1, + .minimum_version_id_old =3D 1, + .fields =3D (VMStateField[]) { + VMSTATE_FIFO8(rx_fifo, XlnxVersalOspi), + VMSTATE_FIFO8(tx_fifo, XlnxVersalOspi), + VMSTATE_FIFO8(rx_sram, XlnxVersalOspi), + VMSTATE_FIFO8(tx_sram, XlnxVersalOspi), + VMSTATE_BOOL(ind_write_disabled, XlnxVersalOspi), + VMSTATE_BOOL(dac_with_indac, XlnxVersalOspi), + VMSTATE_BOOL(dac_enable, XlnxVersalOspi), + VMSTATE_BOOL(src_dma_inprog, XlnxVersalOspi), + VMSTATE_STRUCT_ARRAY(rd_ind_op, XlnxVersalOspi, 2, 1, + vmstate_ind_op, IndOp), + VMSTATE_STRUCT_ARRAY(wr_ind_op, XlnxVersalOspi, 2, 1, + vmstate_ind_op, IndOp), + VMSTATE_UINT32_ARRAY(regs, XlnxVersalOspi, XILINX_VERSAL_OSPI_R_MA= X), + VMSTATE_UINT8_ARRAY(stig_membank, XlnxVersalOspi, 512), + VMSTATE_END_OF_LIST(), + } +}; + +static Property xlnx_versal_ospi_properties[] =3D { + DEFINE_PROP_BOOL("dac-with-indac", XlnxVersalOspi, dac_with_indac, fal= se), + DEFINE_PROP_BOOL("indac-write-disabled", XlnxVersalOspi, + ind_write_disabled, false), + DEFINE_PROP_END_OF_LIST(), +}; + +static void xlnx_versal_ospi_class_init(ObjectClass *klass, void *data) +{ + DeviceClass *dc =3D DEVICE_CLASS(klass); + + dc->reset =3D xlnx_versal_ospi_reset; + dc->realize =3D xlnx_versal_ospi_realize; + dc->vmsd =3D &vmstate_xlnx_versal_ospi; + device_class_set_props(dc, xlnx_versal_ospi_properties); +} + +static const TypeInfo xlnx_versal_ospi_info =3D { + .name =3D TYPE_XILINX_VERSAL_OSPI, + .parent =3D TYPE_SYS_BUS_DEVICE, + .instance_size =3D sizeof(XlnxVersalOspi), + .class_init =3D xlnx_versal_ospi_class_init, + .instance_init =3D xlnx_versal_ospi_init, +}; + +static void xlnx_versal_ospi_register_types(void) +{ + type_register_static(&xlnx_versal_ospi_info); +} + +type_init(xlnx_versal_ospi_register_types) diff --git a/hw/ssi/meson.build b/hw/ssi/meson.build index 3d6bc82ab1..0ded9cd092 100644 --- a/hw/ssi/meson.build +++ b/hw/ssi/meson.build @@ -7,5 +7,6 @@ softmmu_ss.add(when: 'CONFIG_SSI', if_true: files('ssi.c')) softmmu_ss.add(when: 'CONFIG_STM32F2XX_SPI', if_true: files('stm32f2xx_spi= .c')) softmmu_ss.add(when: 'CONFIG_XILINX_SPI', if_true: files('xilinx_spi.c')) softmmu_ss.add(when: 'CONFIG_XILINX_SPIPS', if_true: files('xilinx_spips.c= ')) +softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-osp= i.c')) softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('imx_spi.c')) softmmu_ss.add(when: 'CONFIG_OMAP', if_true: files('omap_spi.c')) --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642782403; cv=pass; d=zohomail.com; s=zohoarc; b=er6viWqM+8OncYwLBYhIUwwBz3Fhiqmw1sWY2bX94BmvpzYSbsQdkBun4fNDCGb2rPk1xUncKgxg0J7ECnAcexS+25DxZsRjz7RqvCpi+D15Tqh+b5+sgRvSLBUjQewDbI6sYzZ7QphSTXt0+aOL2FGdnS19rMvEZmPSQ6hEHHk= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642782403; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=ZeyiISLWKtC3ZGUUWU0pWdGgVM6WWiC4Mgp/m65Io/U=; b=fesi1dADQWvgHBXWjhYsWUi6PNSF3Nu7BGs73FuOWw9jReBY0jV6WIvhqItWL7ddU5cRRiD0LA0lyyYvIgRquzh4/ogaJIuCw4AvhuXCRha7nQpcCeaE+B+rqJorL5afso8OJ+1XwUWeLZOtrLr3Ub5t5TJgY+wJ32//IPC/+14= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642782403826346.83157892524014; Fri, 21 Jan 2022 08:26:43 -0800 (PST) Received: from localhost ([::1]:38492 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwkM-000290-Gt for importer@patchew.org; Fri, 21 Jan 2022 11:26:42 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55470) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWp-0005ze-RZ for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:43 -0500 Received: from mail-dm6nam11on2087.outbound.protection.outlook.com ([40.107.223.87]:22624 helo=NAM11-DM6-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWn-0006AU-TA for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:43 -0500 Received: from BN9PR03CA0775.namprd03.prod.outlook.com (2603:10b6:408:13a::30) by PH0PR02MB7288.namprd02.prod.outlook.com (2603:10b6:510:9::23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.10; Fri, 21 Jan 2022 16:12:39 +0000 Received: from BN1NAM02FT021.eop-nam02.prod.protection.outlook.com (2603:10b6:408:13a:cafe::68) by BN9PR03CA0775.outlook.office365.com (2603:10b6:408:13a::30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Fri, 21 Jan 2022 16:12:39 +0000 Received: from xsj-pvapexch01.xlnx.xilinx.com (149.199.62.198) by BN1NAM02FT021.mail.protection.outlook.com (10.13.2.73) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:39 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch01.xlnx.xilinx.com (172.19.86.40) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:11:58 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:11:58 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwW6-0002nH-GB; Fri, 21 Jan 2022 08:11:58 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=IlP+CBXkvWIr5uFw7BrqbusXxa9owax/GfYMUub8wQEuHN1GSPtJMYc7Pr1qq+WodxC5wFa3EpKHTW0QJh83Rd4NDQxaa/Yn86URZdRS+mjSYxv0ou5SnnppIjrTKnrHPbRa9QvmAEXhewu6RLpAO37lQcZH+gLbRQ8U0Owb34sgpw+eq343dho565MFrYifT83vGE6q27d+NQVIkDTSmuc2KCzm+fj4nLd4aeYySI/11nRVWr/g1zEeMuR1UQlrqoPW/TwwpkzT5A2EvitH4lN5uI/i6cSvR+QQwjjHN3HQPDSaKYrU8RE0O4X1rD3ihBFvuG7EmbG6/FtmgsQ4fQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=ZeyiISLWKtC3ZGUUWU0pWdGgVM6WWiC4Mgp/m65Io/U=; b=fHiK8E/rA7ds0PQ38/IijWOgEsi1iGl2M0ygN7wP85M78uia6F6+97Od4wiaZaTMn/4mTpiRELfLqzO5Je8OcjO8TeJ+RsXcPIgEaGT+C5s0XoayhJNvV9fykPZvWmfkDSvN1q2GtHLVCeN20iBLr9+0/3WhQm0hxK/Xk8YG0u/hodtNOoRXIqEe3sucXagVaur5+ABY53TqGsoDgxb0OBRKt6WR1As35k12rL9jXnalJPUkGjSeBVTBhpqOeMzSwf1yNiEO8Q0SymqRdXB2OWth4dpa3W7BSNVt9N+gth15W2YGYo3ZZ1ilOwCQ2vSiYY3/1noyLbNjXCt3/3Am0w== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=ZeyiISLWKtC3ZGUUWU0pWdGgVM6WWiC4Mgp/m65Io/U=; b=X2FWX7+k6VRXBOjTStbGW/qnrCwGyYOnZPGVbXnlI4+SdIINTdvKFzR+6E84wzX2fjdgihnCbyvPcY3PjW4tBDobozstIOAO43cekrIfz+6pULDFdoY/COQAethzDoYuAiawMSmzzwRcev2Meja8Gcxcr/CY+J9DK/CQ+Y4MruI= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch01.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 07/10] hw/arm/xlnx-versal: Connect the OSPI flash memory controller model Date: Fri, 21 Jan 2022 16:11:38 +0000 Message-ID: <20220121161141.14389-8-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: e432b244-122b-47ac-bc3f-08d9dcf8d88b X-MS-TrafficTypeDiagnostic: PH0PR02MB7288:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:403; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: VRvyxAVTjQr8FJVSDyjQ7CYXemXDx/P0nykc4iP92SS9mKaiSXuf6MFK8UcBLC2HRpmxsb+zYeTP2J22MSGEg5uR94XaYEReU5aNlX5T6ryDGg/wFY6IxEQl8/GvH5amPSOaJ8m3UTbdyApsPbkweUoHr36ioq6yyxhMOSsuwpvSeWDYL5++Rwrp8xKS+05ydTBmU2/4o01HBWRWiJWPH4h/OgFym51fFqvQACFmQWoaCDNbLubvaE2oFEhQhXXQ02uisErvoWp9DAaxWVWtWwyAdrVwtNJGMBTtdYbAjcV4e6oE1Cu2ib98qB6DYXtEuwK+8NHuGAbmV60GP0m0tw6DoEa86065dHngV8hNFmeGRPa0GKO+yA2egUFeujUFoe9taSIzyBy0pavjN9UZGVB/4xF5gu3AoNzDfmKcxkV/saWoFJT7U5fwvSgKobCDUjmeAWlMaOY+uqyG6Anfz3ZMY+R0fzdAn2W+u7opBZDCT3eYMQmgNMzhRdpwu2Kt3jmtkVwUCFsLnh2qBknLQtOl/vqPjUOh3l7FtKfvBBHPCgv2ARqfJPCz2lM1Ix2vfthwWSpXmVODPYipBm37jXEht6B6hFcNn/YMofXoUdlRJemqVBPLHaWNFavx2y9EWihUlx2tKpYTdzCB9kOHBvMM07CLhMDeBOn/G1U318Z/n048oZXY3BykdDtajWwj9tkgZk2LYrOH7gkDbEwQhm2BfpVJOZ7VKFRbLDyWLvo= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch01.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(36840700001)(46966006)(2906002)(7636003)(356005)(36756003)(336012)(82310400004)(9786002)(44832011)(36860700001)(8936002)(508600001)(6916009)(26005)(186003)(4326008)(8676002)(1076003)(316002)(6666004)(5660300002)(2616005)(7696005)(47076005)(70586007)(426003)(70206006)(54906003)(102446001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:39.1266 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: e432b244-122b-47ac-bc3f-08d9dcf8d88b X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch01.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: BN1NAM02FT021.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: PH0PR02MB7288 Received-SPF: pass client-ip=40.107.223.87; envelope-from=figlesia@xilinx.com; helo=NAM11-DM6-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642782406200100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Connect the OSPI flash memory controller model (including the source and destination DMA). Signed-off-by: Francisco Iglesias Reviewed-by: Peter Maydell --- include/hw/arm/xlnx-versal.h | 20 ++++++++++ hw/arm/xlnx-versal.c | 93 ++++++++++++++++++++++++++++++++++++++++= ++++ 2 files changed, 113 insertions(+) diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h index 811df73350..1b5ad4de80 100644 --- a/include/hw/arm/xlnx-versal.h +++ b/include/hw/arm/xlnx-versal.h @@ -26,6 +26,8 @@ #include "hw/misc/xlnx-versal-xramc.h" #include "hw/nvram/xlnx-bbram.h" #include "hw/nvram/xlnx-versal-efuse.h" +#include "hw/ssi/xlnx-versal-ospi.h" +#include "hw/dma/xlnx_csu_dma.h" #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" =20 #define TYPE_XLNX_VERSAL "xlnx-versal" @@ -80,6 +82,14 @@ struct Versal { struct { SDHCIState sd[XLNX_VERSAL_NR_SDS]; XlnxVersalPmcIouSlcr slcr; + + struct { + XlnxVersalOspi ospi; + XlnxCSUDMA dma_src; + XlnxCSUDMA dma_dst; + MemoryRegion linear_mr; + qemu_or_irq irq_orgate; + } ospi; } iou; =20 XlnxZynqMPRTC rtc; @@ -116,6 +126,7 @@ struct Versal { #define VERSAL_ADMA_IRQ_0 60 #define VERSAL_XRAM_IRQ_0 79 #define VERSAL_PMC_APB_IRQ 121 +#define VERSAL_OSPI_IRQ 124 #define VERSAL_SD0_IRQ_0 126 #define VERSAL_EFUSE_IRQ 139 #define VERSAL_RTC_ALARM_IRQ 142 @@ -184,6 +195,15 @@ struct Versal { #define MM_PMC_PMC_IOU_SLCR 0xf1060000 #define MM_PMC_PMC_IOU_SLCR_SIZE 0x10000 =20 +#define MM_PMC_OSPI 0xf1010000 +#define MM_PMC_OSPI_SIZE 0x10000 + +#define MM_PMC_OSPI_DAC 0xc0000000 +#define MM_PMC_OSPI_DAC_SIZE 0x20000000 + +#define MM_PMC_OSPI_DMA_DST 0xf1011800 +#define MM_PMC_OSPI_DMA_SRC 0xf1011000 + #define MM_PMC_SD0 0xf1040000U #define MM_PMC_SD0_SIZE 0x10000 #define MM_PMC_BBRAM_CTRL 0xf11f0000 diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c index c8c0c102c7..ab58bebfd2 100644 --- a/hw/arm/xlnx-versal.c +++ b/hw/arm/xlnx-versal.c @@ -28,6 +28,7 @@ #define GEM_REVISION 0x40070106 =20 #define VERSAL_NUM_PMC_APB_IRQS 3 +#define NUM_OSPI_IRQ_LINES 3 =20 static void versal_create_apu_cpus(Versal *s) { @@ -412,6 +413,97 @@ static void versal_create_pmc_iou_slcr(Versal *s, qemu= _irq *pic) qdev_get_gpio_in(DEVICE(&s->pmc.apb_irq_orgate), 2)= ); } =20 +static void versal_create_ospi(Versal *s, qemu_irq *pic) +{ + SysBusDevice *sbd; + MemoryRegion *mr_dac; + qemu_irq ospi_mux_sel; + DeviceState *orgate; + + memory_region_init(&s->pmc.iou.ospi.linear_mr, OBJECT(s), + "versal-ospi-linear-mr" , MM_PMC_OSPI_DAC_SIZE); + + object_initialize_child(OBJECT(s), "versal-ospi", &s->pmc.iou.ospi.osp= i, + TYPE_XILINX_VERSAL_OSPI); + + mr_dac =3D sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->pmc.iou.ospi.ospi= ), 1); + memory_region_add_subregion(&s->pmc.iou.ospi.linear_mr, 0x0, mr_dac); + + /* Create the OSPI destination DMA */ + object_initialize_child(OBJECT(s), "versal-ospi-dma-dst", + &s->pmc.iou.ospi.dma_dst, + TYPE_XLNX_CSU_DMA); + + object_property_set_link(OBJECT(&s->pmc.iou.ospi.dma_dst), + "dma", OBJECT(get_system_memory()), + &error_abort); + + sbd =3D SYS_BUS_DEVICE(&s->pmc.iou.ospi.dma_dst); + sysbus_realize(sbd, &error_fatal); + + memory_region_add_subregion(&s->mr_ps, MM_PMC_OSPI_DMA_DST, + sysbus_mmio_get_region(sbd, 0)); + + /* Create the OSPI source DMA */ + object_initialize_child(OBJECT(s), "versal-ospi-dma-src", + &s->pmc.iou.ospi.dma_src, + TYPE_XLNX_CSU_DMA); + + object_property_set_bool(OBJECT(&s->pmc.iou.ospi.dma_src), "is-dst", + false, &error_abort); + + object_property_set_link(OBJECT(&s->pmc.iou.ospi.dma_src), + "dma", OBJECT(mr_dac), &error_abort); + + object_property_set_link(OBJECT(&s->pmc.iou.ospi.dma_src), + "stream-connected-dma", + OBJECT(&s->pmc.iou.ospi.dma_dst), + &error_abort); + + sbd =3D SYS_BUS_DEVICE(&s->pmc.iou.ospi.dma_src); + sysbus_realize(sbd, &error_fatal); + + memory_region_add_subregion(&s->mr_ps, MM_PMC_OSPI_DMA_SRC, + sysbus_mmio_get_region(sbd, 0)); + + /* Realize the OSPI */ + object_property_set_link(OBJECT(&s->pmc.iou.ospi.ospi), "dma-src", + OBJECT(&s->pmc.iou.ospi.dma_src), &error_abor= t); + + sbd =3D SYS_BUS_DEVICE(&s->pmc.iou.ospi.ospi); + sysbus_realize(sbd, &error_fatal); + + memory_region_add_subregion(&s->mr_ps, MM_PMC_OSPI, + sysbus_mmio_get_region(sbd, 0)); + + memory_region_add_subregion(&s->mr_ps, MM_PMC_OSPI_DAC, + &s->pmc.iou.ospi.linear_mr); + + /* ospi_mux_sel */ + ospi_mux_sel =3D qdev_get_gpio_in_named(DEVICE(&s->pmc.iou.ospi.ospi), + "ospi-mux-sel", 0); + qdev_connect_gpio_out_named(DEVICE(&s->pmc.iou.slcr), "ospi-mux-sel", = 0, + ospi_mux_sel); + + /* OSPI irq */ + object_initialize_child(OBJECT(s), "ospi-irq-orgate", + &s->pmc.iou.ospi.irq_orgate, TYPE_OR_IRQ); + object_property_set_int(OBJECT(&s->pmc.iou.ospi.irq_orgate), + "num-lines", NUM_OSPI_IRQ_LINES, &error_fatal); + + orgate =3D DEVICE(&s->pmc.iou.ospi.irq_orgate); + qdev_realize(orgate, NULL, &error_fatal); + + sysbus_connect_irq(SYS_BUS_DEVICE(&s->pmc.iou.ospi.ospi), 0, + qdev_get_gpio_in(orgate, 0)); + sysbus_connect_irq(SYS_BUS_DEVICE(&s->pmc.iou.ospi.dma_src), 0, + qdev_get_gpio_in(orgate, 1)); + sysbus_connect_irq(SYS_BUS_DEVICE(&s->pmc.iou.ospi.dma_dst), 0, + qdev_get_gpio_in(orgate, 2)); + + qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]); +} + /* This takes the board allocated linear DDR memory and creates aliases * for each split DDR range/aperture on the Versal address map. */ @@ -552,6 +644,7 @@ static void versal_realize(DeviceState *dev, Error **er= rp) versal_create_bbram(s, pic); versal_create_efuse(s, pic); versal_create_pmc_iou_slcr(s, pic); + versal_create_ospi(s, pic); versal_map_ddr(s); versal_unimp(s); =20 --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642782023; cv=pass; d=zohomail.com; s=zohoarc; b=UIKjgoiFtIGjraY+SVaVF3itshhVnUDkbFw0l9xk+q1/ByFNrg2gmbQPIfNyoPVPo1Bh5dlZ57bOc4Y07jZq9hJxGQo1QWnABhicFMO3fcPuKvU7GQidnD9cvTGZYhqs3ueNrbIJIxDfxv1rAJw6Km+IP5yAOUfYXXjBWm4AG3Y= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642782023; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=NXWcAGpGYTM1GyWLMa074F/PLliQUrToa7R+JYIFycM=; b=Sn9g1i7Z4Zn2t3Zxs9sUG2hEiQ8PlnwLgxCe9lPC8nNn03zLSuVUhpoaIeripdAvuWRoKugYj8zFKHbgfEWH/33WMkf+moRqlbUOhOPLwKxX4u/JKJCEFEXdGRZkIhNX4kaKzNx7Su+E8Hhg1LR2P/PBGFSZMy+SEwe6mA9+bXM= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642782023224831.6229338202857; Fri, 21 Jan 2022 08:20:23 -0800 (PST) Received: from localhost ([::1]:60674 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAweD-00068y-Pl for importer@patchew.org; Fri, 21 Jan 2022 11:20:21 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55378) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWc-0005ch-8S for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:30 -0500 Received: from mail-dm6nam10on2073.outbound.protection.outlook.com ([40.107.93.73]:16089 helo=NAM10-DM6-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWa-00069X-Ds for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:29 -0500 Received: from DS7PR07CA0018.namprd07.prod.outlook.com (2603:10b6:5:3af::27) by CH2PR02MB6774.namprd02.prod.outlook.com (2603:10b6:610:a8::18) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7; Fri, 21 Jan 2022 16:12:26 +0000 Received: from DM3NAM02FT025.eop-nam02.prod.protection.outlook.com (2603:10b6:5:3af:cafe::5d) by DS7PR07CA0018.outlook.office365.com (2603:10b6:5:3af::27) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:26 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (149.199.62.198) by DM3NAM02FT025.mail.protection.outlook.com (10.13.4.112) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:26 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:12:00 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:12:00 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwW8-0002nH-G7; Fri, 21 Jan 2022 08:12:00 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=SlA7ffpqP6hPaZ+sWkW5HUjbHpfzd+T3yhDNnZzKwSJBKFprBYAJoZ89Hs1JkTFgCKvclg1Af3KzR4vKYHDYvFi2ePcanCd/rsSxGVgFzU+8SyCveA1ARj0xDB2EqP8vMqdq6WMj5S2+wy/8Sfm4+X5DGntA2663NmJK8k6bZEArXWPFxDISqSjfH6XpjEK7YPT+SHS352MKSts1eYzlQV0rPtadCelVqOEmkJDTORCzSTDN7OkImz2lr9sIyGeysyvTmff7QQ0xpY5ZE0mNfzxYRu1qTOyPyNwWzIkEW8oEbMpmCZqqO9FHDfMfh4oe23a0mwDawtJTcc1AaCVg9A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=NXWcAGpGYTM1GyWLMa074F/PLliQUrToa7R+JYIFycM=; b=HWrnTsAAxGQ/XaTybtGaG3RD6lToQHzhzBoIL2GpK4FkqC2LFzUTzEyyuP7ALNzWB4ixJ0R3izaKfqidQ9sNu5elGuKlEEc7XgNrFK9hFPGg55OGc3HXovarDwITZ5w+FeqCj54HD6lJ5LRdGszexj4hnq+FliqiNvTIMXyFFiQgaHE3FazS4T8dMsURT0XbtAKQsTddjghNen1FJFhfqYuK4bJqPTGgSaR8iu3eEHi1/tuQ2dXHiifSQ+dkIYwjx/wwRtHXyuptFT9ML2twV4inrAt23SmV1DOStB6ZQ+vyPfpXZ1LYAtXcaoV5kYbInC25i+oU+WITl6aj+rdlsw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=NXWcAGpGYTM1GyWLMa074F/PLliQUrToa7R+JYIFycM=; b=IAAr2bh+sIyvlSIIbXFf3wagOi7wLveg1ASA4VYpbNHHrCIYItGQyZEHJdU5wPgFJcotmkvRw15TMiRWqJCi2zduwg2WttxeMVW/esDhf/UG3ryY6EJTWWkwdIID5i19ymcgK3c05Q7bBExHJNc5g2SMkX7poOlQ/HGiPmpu/CM= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch02.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 08/10] hw/block/m25p80: Add support for Micron Xccela flash mt35xu01g Date: Fri, 21 Jan 2022 16:11:39 +0000 Message-ID: <20220121161141.14389-9-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 2ed0df6d-456e-4649-1d73-08d9dcf8d0d3 X-MS-TrafficTypeDiagnostic: CH2PR02MB6774:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:3044; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: Pp2mGhWEITEFIaEyDMMKujLXvc4dokKzKt60xyqYSqt82zVtxEmXZV8zx5rP/KFmw+n0zj8TvQL5vt+Y0wpTNYekDgETSZbm4mEZrjWoQkLa2goowiOpWy2BHwlxpQnwEIjZ7gm9RtJb4BYXNFMLzodE2Td0xVVWFBN5T83C/Xhz7trn2reVpY4/kJ3y60S2MdG9nLXDQQQVZUg+J5ILcCAJLIpbfGSGU4IJQUTbhIigRMfqJ7s6BU3ECfUISI6DZH/GJBFZ6GE4LkCWRswLj7n8aYUeK6t0CiokYwn3EnbVkUCOaCRZ4Ek+lgQdRnuY7BWnbYS37gJBWnvh3Rs+2sMrgrodAU4AXKefQNzpXHj4YIVxBA5FWPqW/vJSoE9kqC75wyfCrJOB/w/cNU9Cr/0JT9E+5TObMFy6OnyumGpWZShcjlVCj3aAEIAFJHUcZw5yI/dmZprwj6Su2DleN9Fl5Q7QNBpop9VFd+esk6yrwgFGevzgnDtYOv9mzBN+SF9Jxf8O4G97HUpKEU3PCRjyNBZNwAaiEIDKl2mMS/afX7NwTeOa3+Nak9sh5Ypgk/rOezM05Zlk/qt7oAQNc4nRaDgKaTOCY6IunSLIWgXPLCprIVmvrY74mNLYoNeepuBPe4XVh3hbbQ+pzTgy5RVHBlQTER7ybG+lEONsmQp+NeRgt2IywGaUofN0ooem+oeVVVKBbnHSpr9V9F0AVRPX1l3GtP1CAn55y/98yvI= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch02.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(36840700001)(46966006)(6916009)(82310400004)(36860700001)(83380400001)(7636003)(47076005)(44832011)(356005)(9786002)(36756003)(2616005)(2906002)(316002)(70206006)(54906003)(7696005)(26005)(5660300002)(6666004)(4326008)(8676002)(426003)(1076003)(186003)(4744005)(8936002)(70586007)(336012)(508600001)(102446001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:26.2195 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 2ed0df6d-456e-4649-1d73-08d9dcf8d0d3 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch02.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: DM3NAM02FT025.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: CH2PR02MB6774 Received-SPF: pass client-ip=40.107.93.73; envelope-from=figlesia@xilinx.com; helo=NAM10-DM6-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642782025558100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add support for Micron Xccela flash mt35xu01g. Signed-off-by: Francisco Iglesias Reviewed-by: Edgar E. Iglesias --- hw/block/m25p80.c | 2 ++ 1 file changed, 2 insertions(+) diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c index b77503dc84..c6bf3c6bfa 100644 --- a/hw/block/m25p80.c +++ b/hw/block/m25p80.c @@ -255,6 +255,8 @@ static const FlashPartInfo known_devices[] =3D { { INFO("n25q512a", 0x20ba20, 0, 64 << 10, 1024, ER_4K) }, { INFO("n25q512ax3", 0x20ba20, 0x1000, 64 << 10, 1024, ER_4K) }, { INFO("mt25ql512ab", 0x20ba20, 0x1044, 64 << 10, 1024, ER_4K | ER_32K= ) }, + { INFO_STACKED("mt35xu01g", 0x2c5b1b, 0x104100, 128 << 10, 1024, + ER_4K | ER_32K, 2) }, { INFO_STACKED("n25q00", 0x20ba21, 0x1000, 64 << 10, 2048, ER_4K, 4= ) }, { INFO_STACKED("n25q00a", 0x20bb21, 0x1000, 64 << 10, 2048, ER_4K, 4= ) }, { INFO_STACKED("mt25ql01g", 0x20ba21, 0x1040, 64 << 10, 2048, ER_4K, 2= ) }, --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642782472; cv=pass; d=zohomail.com; s=zohoarc; b=YL02uShv31OTSHRAWyEFOhIA8+2/8PzVk1jUuoFMog/pnvCPqiXaZMRLMP2B9v0xIHtnFM2B1feKH8s2PQYekjASOAb8NmyRdJH80Z86pz/YrwFSrL0VJDMEdnWIHQbdNev+AVj4+KwUx8B2sxn75vvrAzfKYrvq3O98wTPG6Ys= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642782472; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=QI+gNn1f1uKo1ecJM6Hxi2WEtfrRNW3pS3X7dEXtD54=; b=gdoinVELi9oGnrPz6lImkCLzJNFqfjtvoteKoSci3gIx0YX9Hu9UEYHbQg05KXfJMeQcrnL0p5lmJBzGq01ktM+7hLDxCJyHo7jHWmT4qIOPF5vZMq/nobMC29Q5kbfZU3av+vTQ8z+2KLPws3DfXWO0hvkiFOqJYh8heHLysPM= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642782472299418.94422655990763; Fri, 21 Jan 2022 08:27:52 -0800 (PST) Received: from localhost ([::1]:43056 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwlT-0005Pd-BE for importer@patchew.org; Fri, 21 Jan 2022 11:27:51 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55534) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwX0-0006XM-3Y for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:54 -0500 Received: from mail-dm6nam08on2053.outbound.protection.outlook.com ([40.107.102.53]:14624 helo=NAM04-DM6-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWy-0006CR-9O for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:53 -0500 Received: from BN9PR03CA0364.namprd03.prod.outlook.com (2603:10b6:408:f7::9) by PH0PR02MB7240.namprd02.prod.outlook.com (2603:10b6:510:1e::17) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.10; Fri, 21 Jan 2022 16:12:49 +0000 Received: from BN1NAM02FT059.eop-nam02.prod.protection.outlook.com (2603:10b6:408:f7:cafe::5c) by BN9PR03CA0364.outlook.office365.com (2603:10b6:408:f7::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.10 via Frontend Transport; Fri, 21 Jan 2022 16:12:49 +0000 Received: from xsj-pvapexch01.xlnx.xilinx.com (149.199.62.198) by BN1NAM02FT059.mail.protection.outlook.com (10.13.2.167) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:48 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch01.xlnx.xilinx.com (172.19.86.40) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:12:11 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:12:11 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwWA-0002nH-Fy; Fri, 21 Jan 2022 08:12:02 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=OMyP8H5TK+QxuJ6Y239/VwzEvZCSXno4NQMq8JZiSYUfGF6p77DKNRAtU3dxyASWRLHbi5Gl3jXw57LTp0qX7yZlXUor6S/YCwIGl5T/wqcGPCk9fnIHEmtFzAgjDr3TpY37y9ZNw5/mNTP+i4UE8RTa8OUhu+XGWCRk+m0m4sotDXR34n2g/FS1ODJ01PbtcAFmkkV1y8wpUJtP6bmU4ZIMi30pzQz8meCke6F5wE4GNCFoMIq6PckR/1zmGrc6EP/6DnGbqGWBQv8Myhu2IRrDRPK1nnhJI1XDdvXLYxmkwgESAmU9VRbdIC5EupOgs6SathtJmhykEYMCLEM5Vw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=QI+gNn1f1uKo1ecJM6Hxi2WEtfrRNW3pS3X7dEXtD54=; b=GVpV+eQZqvNyBK4DqEDJf8nAN3HBI35Bhhjmebk6oR/f5PUx6A8p4brGFXBmTI9PAjl9h6ixaVuoFNS2UL7lqzXxhFo1rafHcB0cC1YmVc/fMocZ+vMzYnu1crBruQDscSNtdyCD7jpSJBsEZgbUYecOD75f6Yi0fdInsdkecr2OqYi1ADwmRePNnJtpGnXVwO+f1yHtoOA6ACUWdV9id77RbgJKXc/x2ixrTC8mLIbDc4c7gx0lgNMq/nr4fa2VHcNw4mJWHHDI7ZniF1HpjqQHo2TtUSYfD3Dijlkg0WEEluV6lfd/Q+m23s5yzveadAJAN6ow3htS5xF5gB3ZHw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=QI+gNn1f1uKo1ecJM6Hxi2WEtfrRNW3pS3X7dEXtD54=; b=W0DH0QTJJjMel+opbysrDBGmvwrLf+ac0wlidjuKY/NVO1nVj8QeOqKUYw72UbAk2rleDUkCM2aUZNFCsFEhfIZvHSWErjmpx4IM6CErNSnNnzW+uxjIPBGn1k1jW9YbmA0RgxoOseqQLY5tUr9fl3Y1N0QzQ691NcdW7etIys0= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch01.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 09/10] hw/arm/xlnx-versal-virt: Connect mt35xu01g flashes to the OSPI Date: Fri, 21 Jan 2022 16:11:40 +0000 Message-ID: <20220121161141.14389-10-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: fd80cc12-8481-4ff7-bacb-08d9dcf8de81 X-MS-TrafficTypeDiagnostic: PH0PR02MB7240:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:130; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: DvlcC7LXNuIB//00pKtxcnyX0UjHwz7ZxJfh52BTgBlXrWYUxMlHxzYVOL0h6BLCFsNA1GH51RiTn02Kh8Mbc03dPY65WHMtZYCdo/kxXkzka/Yf0ughGS++9DT4aDLIb5AeZPYQZvyhZLaOdCkYRixmjJR1z88cGD5Nxj3ZRjCEnyJHNAQXR9QPZCokzPHg3VM73WfdXyOoDPS6/ySadHQvAsuw7Jgear/VVxfEQhx+4Pd51W35lq8UaZJ8TxdexGIgG45cxayboBl6ce/waIIJM8+fj2EKON3TOC3yEtwIV2VzINPTrXnEuNq/UdU1hrFL0XgZ3+7emuW/K2ARJBKb5eyG74mo7yossEZhc5gjo6FMomJtAr3BGczNOMLFArAZbNmtDiIa/oCRj1ZgfH+n4Ge9FcauHqL7pl0tw07Benrc3z7Z7FbhdeCIEX36jok6KYolilxnuVJIrJBraurjG++OSb+qFV5L7nFpk707LSy56Fm1/VL7GILhxn9urOhAn4AZjtX5n2cU0sN7FomhNGHvdU9GXW0VWnBgu+q8+wxDJ3JW9nld/6TGPHTkbnOJVL1t5k6kny5jCEOpU4pL/JQAhuOhtjjX9D7T/ihzZWULvWPpKeBPrkUYxUagg+6+vKYG9F0qu/E4wqIDxEov970yhmReYhFOEDemPoL69Klo4St2SSVhXrfgQmpfl9SonTFUvJbHPyf7ktlSnL0MSlVTh2t7jXKV/epapvg= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch01.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(36840700001)(46966006)(26005)(54906003)(2906002)(426003)(7636003)(316002)(4326008)(82310400004)(47076005)(186003)(44832011)(8676002)(8936002)(9786002)(6666004)(1076003)(6916009)(36756003)(356005)(70206006)(70586007)(508600001)(83380400001)(2616005)(5660300002)(336012)(36860700001)(7696005)(102446001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:48.5649 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: fd80cc12-8481-4ff7-bacb-08d9dcf8de81 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch01.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: BN1NAM02FT059.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: PH0PR02MB7240 Received-SPF: pass client-ip=40.107.102.53; envelope-from=figlesia@xilinx.com; helo=NAM04-DM6-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642782474527100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Connect Micron Xccela mt35xu01g flashes to the OSPI flash memory controller. Signed-off-by: Francisco Iglesias Reviewed-by: Edgar E. Iglesias Reviewed-by: Peter Maydell --- hw/arm/xlnx-versal-virt.c | 23 +++++++++++++++++++++++ 1 file changed, 23 insertions(+) diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c index 8ea9979710..3f56ae28ee 100644 --- a/hw/arm/xlnx-versal-virt.c +++ b/hw/arm/xlnx-versal-virt.c @@ -25,6 +25,8 @@ #define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") OBJECT_DECLARE_SIMPLE_TYPE(VersalVirt, XLNX_VERSAL_VIRT_MACHINE) =20 +#define XLNX_VERSAL_NUM_OSPI_FLASH 4 + struct VersalVirt { MachineState parent_obj; =20 @@ -691,6 +693,27 @@ static void versal_virt_init(MachineState *machine) exit(EXIT_FAILURE); } } + + for (i =3D 0; i < XLNX_VERSAL_NUM_OSPI_FLASH; i++) { + BusState *spi_bus; + DeviceState *flash_dev; + qemu_irq cs_line; + DriveInfo *dinfo =3D drive_get(IF_MTD, 0, i); + + spi_bus =3D qdev_get_child_bus(DEVICE(&s->soc.pmc.iou.ospi), "spi0= "); + + flash_dev =3D qdev_new("mt35xu01g"); + if (dinfo) { + qdev_prop_set_drive_err(flash_dev, "drive", + blk_by_legacy_dinfo(dinfo), &error_fat= al); + } + qdev_realize_and_unref(flash_dev, spi_bus, &error_fatal); + + cs_line =3D qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); + + sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.pmc.iou.ospi), + i + 1, cs_line); + } } =20 static void versal_virt_machine_instance_init(Object *obj) --=20 2.11.0 From nobody Sun May 5 03:13:04 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail(p=none dis=none) header.from=xilinx.com ARC-Seal: i=2; a=rsa-sha256; t=1642781751; cv=pass; d=zohomail.com; s=zohoarc; b=Ouy3cm3klNLMRc5b3uv1dj0tsbKuYF4RUantsrUlitr2js8H8dEb+6SiKVxE/p3wiP2q2QiM5qZ7xEUkL5ErFiahlVfykLbgNr/sTnpH8omO5kAn3Wv1E2JHgiQjhpOFfUp70PRn//BkHxvFkqHd8XaHrz3UAmaPJ7CGt8zhyko= ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1642781751; h=Content-Type:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=sgBZZmHiI+gh9qnUiX4TjNCl/hNY4K4uVyberFDnN5g=; b=L7sFs+CGgdGpHWOIdzoGbmb8TU07+SbZeDePi75MZdgdbh4NiyyQtYdKGOPqKx0ssFgLbdLgQjtxbvUmpj1QN57XvPw0udiwyYOqctBK9o7vk2w82W7Y2zpg1ahUmdN8zs7WshTVaZlPurWP/+Fk3MPF7twI2IqdrdvF8qV6lYo= ARC-Authentication-Results: i=2; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; arc=pass (i=1 dmarc=pass fromdomain=xilinx.com); dmarc=fail header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1642781751782581.2460558055288; Fri, 21 Jan 2022 08:15:51 -0800 (PST) Received: from localhost ([::1]:52466 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1nAwZq-0000MY-Qs for importer@patchew.org; Fri, 21 Jan 2022 11:15:50 -0500 Received: from eggs.gnu.org ([209.51.188.92]:55492) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWr-00064f-IH for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:45 -0500 Received: from mail-bn8nam11on2073.outbound.protection.outlook.com ([40.107.236.73]:24608 helo=NAM11-BN8-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1nAwWp-0006Ad-4i for qemu-devel@nongnu.org; Fri, 21 Jan 2022 11:12:45 -0500 Received: from DS7P222CA0021.NAMP222.PROD.OUTLOOK.COM (2603:10b6:8:2e::20) by PH0PR02MB7176.namprd02.prod.outlook.com (2603:10b6:510:1d::16) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7; Fri, 21 Jan 2022 16:12:41 +0000 Received: from DM3NAM02FT027.eop-nam02.prod.protection.outlook.com (2603:10b6:8:2e:cafe::d3) by DS7P222CA0021.outlook.office365.com (2603:10b6:8:2e::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4909.7 via Frontend Transport; Fri, 21 Jan 2022 16:12:40 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (149.199.62.198) by DM3NAM02FT027.mail.protection.outlook.com (10.13.5.130) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4909.8 via Frontend Transport; Fri, 21 Jan 2022 16:12:40 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.14; Fri, 21 Jan 2022 08:12:11 -0800 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.14 via Frontend Transport; Fri, 21 Jan 2022 08:12:11 -0800 Received: from [10.23.121.133] (port=62231 helo=debian.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1nAwWC-0002nH-Lw; Fri, 21 Jan 2022 08:12:05 -0800 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=bqdFDfUeAmv64IZir6eo+7fNQdeyvKPrJzBuFuaj2Ho3P3VYwc5LzKQvEDs5HWg+8hf2MIGTt2pGl/ZPLX3b/DlXPzfevMwzb0V4ZTjeGBbSaJ8L4v/YBl6YOWiQmBg/6kYPazQNBkZO3jfesZ3OSRFBF+wceR9Bk/lTWf4vdmxZoS4zeGYL6P2Ye8y2QE6tpAd3EWcfS51Zc51JsSausDtTeq5wP6woMsHliKnVVf3CaokSviOowIKZwmFcqv1md+jPm1+Z+mnEmpETLn4wWGKpYVGb5d2B7Q8C9vRuFJoTkuHLbX36Jn2LZFy8RuOQ8LyfKn5hsnmz9cQJbsBAjw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=sgBZZmHiI+gh9qnUiX4TjNCl/hNY4K4uVyberFDnN5g=; b=NOoysYWSbiqQ3EwXzqkvQNtJYaSBZlQKCk8c05eG3kqDnrMyEiF1Z/bLNdQt/HeuIq7dsI9VCr/ckOhr7/eG65hEHth1Niy3SSqlW8RhYAbUCx1P0huqVlx+TwZNh2DwFDWOWOW7bcaI4zAiv9d5e+zsMsKoCY4DtwD9nnjS/+oA9pvrEJLzKxiIHhTSXLtJXeRkieXCQNgIcdOFJTuAYez+7y40xwsf2ceoqn8hUs3EteRvWPrGICNK0QTD879SSe4c8m9zCqg1ysRt66I1XMe7waG51OmdQHxO8X1EEhXlkJfcazJMsRHoXb4fBnPKWLFcoo8xys/1JXW3OgtEdg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=nongnu.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=sgBZZmHiI+gh9qnUiX4TjNCl/hNY4K4uVyberFDnN5g=; b=k0SAerh9XRbjCDUBenkkX45kEYTRAWHwiD0AYi/b/RlGIGlXN2ygga7hrQttJUY13Iqv/RQpju2yjdgJqCktz70PoU5YTkX/BykFDXnUvbLQ7t+SA7Ey3DEs0T0mMCCO15+1L0FnNTxpQ/Fh4j8FrSkcQGGE5OfzxBSbhPsrX0w= X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=xilinx.com; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch02.xlnx.xilinx.com; From: Francisco Iglesias To: Subject: [PATCH v7 10/10] MAINTAINERS: Add an entry for Xilinx Versal OSPI Date: Fri, 21 Jan 2022 16:11:41 +0000 Message-ID: <20220121161141.14389-11-francisco.iglesias@xilinx.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20220121161141.14389-1-francisco.iglesias@xilinx.com> References: <20220121161141.14389-1-francisco.iglesias@xilinx.com> MIME-Version: 1.0 X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: a7e55428-1b54-48a8-0515-08d9dcf8d95a X-MS-TrafficTypeDiagnostic: PH0PR02MB7176:EE_ X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:2958; X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: mjJdLn+y8xX2KrFESPr2RgR2k0lp+IbE3bD09VpDjyRUUUMYbDp7QsDbNCdjFI8VUCTt9u+f9/rtqg79mH/FaXYfLUIc0pqICB57A97JIYFn8Ue/FIZMbrilw/pxJAwxK1RMxulKS3VmdPqRhwwfsxl438ZQLz3mGA3fMEoOqFNOlZ8acWSsEJ118moTtcnuzLRyrUUN7SNyFlJ6RhRURyyPfL3gvi/DtbbkWRYa2H2XboGt4OTTO/7BGuYtZI7apozd4CN+0dYeAYAXdCeaTxvdD1uUdbf/3+Nyr47f7oXopp3IIynQrHfNd0gWvipUhSr/L8xOOWv4C/TdEEDDfTG3zPMIxgWyiiETWTVzeoRP/GI7XtuZGhi4sAA7ND7pJhgr193vruMFSu49utco26fXWi5fa3bnIICW4qg5cdaa0Ccmj3t1lLDXQgGNPR7JAebWUuKk0FwnYSx77YNhzfbau6FMqC3E0p5u93NqlX59EPNlnhE/wN3uUW57OzfhkDnIchKGMtQs8KtjWPdvPwJkKNuSN4aGIX5aN87P7gAroGWkrOt51GgPDy+iR45QlbJmnAEU0r3Jr9ohRV+IyySeE6XnvRgq0ylEwCKfen5IHd38TGKL8m4YRlZnARuqSysoAtJ/gWnsiopNsjiqRMlUoA5PofGeA+b6l7XOnFhqYhHnxHGF/7lRoAUSMu1tx+6k5br/i6yjEPzqVPZN/+xa9aU1EeBoVj1oRYBce28= X-Forefront-Antispam-Report: CIP:149.199.62.198; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:xsj-pvapexch02.xlnx.xilinx.com; PTR:unknown-62-198.xilinx.com; CAT:NONE; SFS:(4636009)(36840700001)(46966006)(47076005)(316002)(7696005)(356005)(4744005)(6916009)(4326008)(336012)(54906003)(36756003)(82310400004)(36860700001)(2906002)(9786002)(508600001)(8936002)(1076003)(8676002)(44832011)(5660300002)(26005)(426003)(70586007)(2616005)(186003)(70206006)(6666004)(7636003)(102446001); DIR:OUT; SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Jan 2022 16:12:40.5410 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: a7e55428-1b54-48a8-0515-08d9dcf8d95a X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.62.198]; Helo=[xsj-pvapexch02.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: DM3NAM02FT027.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: PH0PR02MB7176 Received-SPF: pass client-ip=40.107.236.73; envelope-from=figlesia@xilinx.com; helo=NAM11-BN8-obe.outbound.protection.outlook.com X-Spam_score_int: -18 X-Spam_score: -1.9 X-Spam_bar: - X-Spam_report: (-1.9 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=-0.001, SPF_HELO_PASS=-0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, peter.maydell@linaro.org, luc@lmichel.fr, frasse.iglesias@gmail.com, alistair@alistair23.me, alistair23@gmail.com, philmd@redhat.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: pass (identity @xilinx.onmicrosoft.com) X-ZM-MESSAGEID: 1642781754059100001 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" List myself as maintainer for the Xilinx Versal OSPI controller. Signed-off-by: Francisco Iglesias Reviewed-by: Edgar E. Iglesias Reviewed-by: Peter Maydell --- MAINTAINERS | 6 ++++++ 1 file changed, 6 insertions(+) diff --git a/MAINTAINERS b/MAINTAINERS index e4b3a4bcdf..6797a270e4 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -958,6 +958,12 @@ F: hw/display/dpcd.c F: include/hw/display/dpcd.h F: docs/system/arm/xlnx-versal-virt.rst =20 +Xilinx Versal OSPI +M: Francisco Iglesias +S: Maintained +F: hw/ssi/xlnx-versal-ospi.c +F: include/hw/ssi/xlnx-versal-ospi.h + ARM ACPI Subsystem M: Shannon Zhao L: qemu-arm@nongnu.org --=20 2.11.0