From nobody Sat May 18 21:45:39 2024 Delivered-To: importer@patchew.org Received-SPF: pass (zohomail.com: domain of redhat.com designates 170.10.129.124 as permitted sender) client-ip=170.10.129.124; envelope-from=philmd@redhat.com; helo=us-smtp-delivery-124.mimecast.com; Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of redhat.com designates 170.10.129.124 as permitted sender) smtp.mailfrom=philmd@redhat.com; dmarc=pass(p=none dis=none) header.from=redhat.com ARC-Seal: i=1; a=rsa-sha256; t=1637246048; cv=none; d=zohomail.com; s=zohoarc; b=jA5xNh0/AbHZfEUKlo8CIX/1jH+pCf4LIWWwn+XghWyOdKrlRuERnmPKXkqJcG/LDEhS7i1PHAaM8Iir+TUVR/kiR8Se6U7oBRFaojkUmJMlbtw+MSvzi8NljesqieY66xBSxOT0nn8EyqaiEP/M3X2u/yO5OZpQ911qDNPcNkQ= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1637246048; h=Content-Type:Content-Transfer-Encoding:Cc:Date:From:MIME-Version:Message-ID:Subject:To; bh=MdMHWjmoUrPw1X1G3ORsVG7BaIFhkZmGbgTYn5gVPQ0=; b=fV+JMaoJXjQrP2+wiWW84CnWI2FoHLsdlDfckc78Rw0MiRhZPp28VUUxKz7o686VsVzCMJFgnAU38ABva/o2ZqRuGS4LZPOVn5WitkP0CQ49WpuXpyPhEwEAVuWa4fqoxhepz/fW5HHbeaitwrN01q/c1y0IV8vGDwnMnQ65SVg= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of redhat.com designates 170.10.129.124 as permitted sender) smtp.mailfrom=philmd@redhat.com; dmarc=pass header.from= (p=none dis=none) Received: from us-smtp-delivery-124.mimecast.com (us-smtp-delivery-124.mimecast.com [170.10.129.124]) by mx.zohomail.com with SMTPS id 1637246048825561.4373252749874; Thu, 18 Nov 2021 06:34:08 -0800 (PST) Received: from mail-wr1-f71.google.com (mail-wr1-f71.google.com [209.85.221.71]) by relay.mimecast.com with ESMTP with STARTTLS (version=TLSv1.2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id us-mta-101-YcfG-lc3PUeHIYT7pXiKyg-1; Thu, 18 Nov 2021 09:34:04 -0500 Received: by mail-wr1-f71.google.com with SMTP id r12-20020adfdc8c000000b0017d703c07c0so1132424wrj.0 for ; Thu, 18 Nov 2021 06:34:04 -0800 (PST) Return-Path: Return-Path: Received: from x1w.. (62.red-83-57-168.dynamicip.rima-tde.net. [83.57.168.62]) by smtp.gmail.com with ESMTPSA id b10sm21701wrt.36.2021.11.18.06.34.01 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 18 Nov 2021 06:34:02 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=redhat.com; s=mimecast20190719; t=1637246047; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: content-transfer-encoding:content-transfer-encoding; bh=MdMHWjmoUrPw1X1G3ORsVG7BaIFhkZmGbgTYn5gVPQ0=; b=GeKHJH2XpLbgBlK/r0agd97wlp/rVcGkpiefLoLMZ9giqb3gGogk3hMPVYwue1W2X1EC8x YLxO93bEbu8gOWQVl7AlX5k0Y3PkqmnDMEf1YUw5PBsCeytEeSBGrcHAQrPN16z3X0XmJD d2/gdeot7wzvfrEwKtSJjQAxdK2Gvf8= X-MC-Unique: YcfG-lc3PUeHIYT7pXiKyg-1 X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=MdMHWjmoUrPw1X1G3ORsVG7BaIFhkZmGbgTYn5gVPQ0=; b=vRcnpX6gf0Uh4RQli/93gnJiWkNvufaM6GOI+IUbgId9GiUcihfDYtRJuX8peBNF99 GhG2by3mnPOcqsxq6TUZkfnZjdVcTVk8+AQOkyX51B76rXEhU1ncvH1qTJ2l3eXHYC5N eIavMdcrJQBasFx1RJ2RBs+Q14RgQQZiRGtIxtftQGtx44MekPTgURNG3DvAUol52W2I qJyDa4hZZptB9+Og8PAIwmMkh/9bLn0pdzSQpLFvxrVTtX9Zv+Y5mcD7jiO+eSJyz5N+ NVBp4epH0wNzya7GdQm+Mn86pUF0n5jnXa+soR9gnYYUFE7+PL62L6YE2N0/C+a+XxAV jJ+Q== X-Gm-Message-State: AOAM533kRq3zaHdVh/t07Lp2XY7+cSgiB9r1NOJeyQInL9XFWskMnm/V mnI5MmprvbxqdgkRKbNHsc6Q05+fZabn/KSrBAL0tv8o2fEEjE47OgbPTrWdxa9vPhIZ4AIUuf4 MaoAz7mikLuP6sQ== X-Received: by 2002:adf:f88c:: with SMTP id u12mr32497470wrp.29.1637246042919; Thu, 18 Nov 2021 06:34:02 -0800 (PST) X-Google-Smtp-Source: ABdhPJzKFXJaIHumkE6FlhjWyA1ETrJoBmQPdwZfr+YFqNtl64AyOiUe+dQsX4Tgr7I+7P0Py/RxUg== X-Received: by 2002:adf:f88c:: with SMTP id u12mr32497419wrp.29.1637246042619; Thu, 18 Nov 2021 06:34:02 -0800 (PST) From: =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= To: qemu-devel@nongnu.org Cc: Hanna Reitz , Marcelo Tosatti , Eric Blake , Vladimir Sementsov-Ogievskiy , kvm@vger.kernel.org, Paolo Bonzini , qemu-block@nongnu.org, Kevin Wolf , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= Subject: [PATCH-for-6.2?] docs: Spell QEMU all caps Date: Thu, 18 Nov 2021 15:34:01 +0100 Message-Id: <20211118143401.4101497-1-philmd@redhat.com> X-Mailer: git-send-email 2.31.1 MIME-Version: 1.0 Authentication-Results: relay.mimecast.com; auth=pass smtp.auth=CUSA124A263 smtp.mailfrom=philmd@redhat.com X-Mimecast-Spam-Score: 0 X-Mimecast-Originator: redhat.com Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable X-ZohoMail-DKIM: pass (identity @redhat.com) X-ZM-MESSAGEID: 1637246050128100001 Replace Qemu -> QEMU. Signed-off-by: Philippe Mathieu-Daud=C3=A9 Reviewed-by: Darren Kenny Reviewed-by: Markus Armbruster --- docs/devel/modules.rst | 2 +- docs/devel/multi-thread-tcg.rst | 2 +- docs/devel/style.rst | 2 +- docs/devel/ui.rst | 4 ++-- docs/interop/nbd.txt | 6 +++--- docs/interop/qcow2.txt | 8 ++++---- docs/multiseat.txt | 2 +- docs/system/device-url-syntax.rst.inc | 2 +- docs/system/i386/sgx.rst | 26 +++++++++++++------------- docs/u2f.txt | 2 +- 10 files changed, 28 insertions(+), 28 deletions(-) diff --git a/docs/devel/modules.rst b/docs/devel/modules.rst index 066f347b89b..8e999c4fa48 100644 --- a/docs/devel/modules.rst +++ b/docs/devel/modules.rst @@ -1,5 +1,5 @@ =3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D -Qemu modules +QEMU modules =3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D =20 .. kernel-doc:: include/qemu/module.h diff --git a/docs/devel/multi-thread-tcg.rst b/docs/devel/multi-thread-tcg.= rst index 5b446ee08b6..c9541a7b20a 100644 --- a/docs/devel/multi-thread-tcg.rst +++ b/docs/devel/multi-thread-tcg.rst @@ -228,7 +228,7 @@ Emulated hardware state =20 Currently thanks to KVM work any access to IO memory is automatically protected by the global iothread mutex, also known as the BQL (Big -Qemu Lock). Any IO region that doesn't use global mutex is expected to +QEMU Lock). Any IO region that doesn't use global mutex is expected to do its own locking. =20 However IO memory isn't the only way emulated hardware state can be diff --git a/docs/devel/style.rst b/docs/devel/style.rst index 260e3263fa0..e00af62e763 100644 --- a/docs/devel/style.rst +++ b/docs/devel/style.rst @@ -686,7 +686,7 @@ Rationale: hex numbers are hard to read in logs when th= ere is no 0x prefix, especially when (occasionally) the representation doesn't contain any lett= ers and especially in one line with other decimal numbers. Number groups are a= llowed to not use '0x' because for some things notations like %x.%x.%x are used n= ot -only in Qemu. Also dumping raw data bytes with '0x' is less readable. +only in QEMU. Also dumping raw data bytes with '0x' is less readable. =20 '#' printf flag --------------- diff --git a/docs/devel/ui.rst b/docs/devel/ui.rst index 06c7d622ce7..17fb667dec4 100644 --- a/docs/devel/ui.rst +++ b/docs/devel/ui.rst @@ -1,8 +1,8 @@ =3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D -Qemu UI subsystem +QEMU UI subsystem =3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D =20 -Qemu Clipboard +QEMU Clipboard -------------- =20 .. kernel-doc:: include/ui/clipboard.h diff --git a/docs/interop/nbd.txt b/docs/interop/nbd.txt index 10ce098a29b..bdb0f2a41ac 100644 --- a/docs/interop/nbd.txt +++ b/docs/interop/nbd.txt @@ -1,4 +1,4 @@ -Qemu supports the NBD protocol, and has an internal NBD client (see +QEMU supports the NBD protocol, and has an internal NBD client (see block/nbd.c), an internal NBD server (see blockdev-nbd.c), and an external NBD server tool (see qemu-nbd.c). The common code is placed in nbd/*. @@ -7,11 +7,11 @@ The NBD protocol is specified here: https://github.com/NetworkBlockDevice/nbd/blob/master/doc/proto.md =20 The following paragraphs describe some specific properties of NBD -protocol realization in Qemu. +protocol realization in QEMU. =20 =3D Metadata namespaces =3D =20 -Qemu supports the "base:allocation" metadata context as defined in the +QEMU supports the "base:allocation" metadata context as defined in the NBD protocol specification, and also defines an additional metadata namespace "qemu". =20 diff --git a/docs/interop/qcow2.txt b/docs/interop/qcow2.txt index 0463f761efb..f7dc304ff69 100644 --- a/docs/interop/qcow2.txt +++ b/docs/interop/qcow2.txt @@ -313,7 +313,7 @@ The fields of the bitmaps extension are: The number of bitmaps contained in the image. Must be greater than or equal to 1. =20 - Note: Qemu currently only supports up to 65535 bitmaps = per + Note: QEMU currently only supports up to 65535 bitmaps = per image. =20 4 - 7: Reserved, must be zero. @@ -775,7 +775,7 @@ Structure of a bitmap directory entry: 2: extra_data_compatible This flags is meaningful when the extra data is unknown to the software (currently any extra data= is - unknown to Qemu). + unknown to QEMU). If it is set, the bitmap may be used as expected,= extra data must be left as is. If it is not set, the bitmap must not be used, but @@ -793,7 +793,7 @@ Structure of a bitmap directory entry: 17: granularity_bits Granularity bits. Valid values: 0 - 63. =20 - Note: Qemu currently supports only values 9 - 31. + Note: QEMU currently supports only values 9 - 31. =20 Granularity is calculated as granularity =3D 1 << granularity_bits @@ -804,7 +804,7 @@ Structure of a bitmap directory entry: 18 - 19: name_size Size of the bitmap name. Must be non-zero. =20 - Note: Qemu currently doesn't support values greater th= an + Note: QEMU currently doesn't support values greater th= an 1023. =20 20 - 23: extra_data_size diff --git a/docs/multiseat.txt b/docs/multiseat.txt index 11850c96ff8..2b297e979d6 100644 --- a/docs/multiseat.txt +++ b/docs/multiseat.txt @@ -123,7 +123,7 @@ Background info is here: guest side with pci-bridge-seat ------------------------------- =20 -Qemu version 2.4 and newer has a new pci-bridge-seat device which +QEMU version 2.4 and newer has a new pci-bridge-seat device which can be used instead of pci-bridge. Just swap the device name in the qemu command line above. The only difference between the two devices is the pci id. We can match the pci id instead of the device path diff --git a/docs/system/device-url-syntax.rst.inc b/docs/system/device-url= -syntax.rst.inc index d15a0215087..7dbc525fa80 100644 --- a/docs/system/device-url-syntax.rst.inc +++ b/docs/system/device-url-syntax.rst.inc @@ -15,7 +15,7 @@ These are specified using a special URL syntax. 'iqn.2008-11.org.linux-kvm[:]' but this can also be set from the command line or a configuration file. =20 - Since version Qemu 2.4 it is possible to specify a iSCSI request + Since version QEMU 2.4 it is possible to specify a iSCSI request timeout to detect stalled requests and force a reestablishment of the session. The timeout is specified in seconds. The default is 0 which means no timeout. Libiscsi 1.15.0 or greater is required for this diff --git a/docs/system/i386/sgx.rst b/docs/system/i386/sgx.rst index 9aa161af1a1..f8fade5ac2d 100644 --- a/docs/system/i386/sgx.rst +++ b/docs/system/i386/sgx.rst @@ -20,13 +20,13 @@ report the same CPUID info to guest as on host for most= of SGX CPUID. With reporting the same CPUID guest is able to use full capacity of SGX, and KVM doesn't need to emulate those info. =20 -The guest's EPC base and size are determined by Qemu, and KVM needs Qemu to +The guest's EPC base and size are determined by QEMU, and KVM needs QEMU to notify such info to it before it can initialize SGX for guest. =20 Virtual EPC ~~~~~~~~~~~ =20 -By default, Qemu does not assign EPC to a VM, i.e. fully enabling SGX in a= VM +By default, QEMU does not assign EPC to a VM, i.e. fully enabling SGX in a= VM requires explicit allocation of EPC to the VM. Similar to other specialized memory types, e.g. hugetlbfs, EPC is exposed as a memory backend. =20 @@ -35,12 +35,12 @@ prior to realizing the vCPUs themselves, which occurs l= ong before generic devices are parsed and realized. This limitation means that EPC does not require -maxmem as EPC is not treated as {cold,hot}plugged memory. =20 -Qemu does not artificially restrict the number of EPC sections exposed to a -guest, e.g. Qemu will happily allow you to create 64 1M EPC sections. Be a= ware +QEMU does not artificially restrict the number of EPC sections exposed to a +guest, e.g. QEMU will happily allow you to create 64 1M EPC sections. Be a= ware that some kernels may not recognize all EPC sections, e.g. the Linux SGX d= river is hardwired to support only 8 EPC sections. =20 -The following Qemu snippet creates two EPC sections, with 64M pre-allocated +The following QEMU snippet creates two EPC sections, with 64M pre-allocated to the VM and an additional 28M mapped but not allocated:: =20 -object memory-backend-epc,id=3Dmem1,size=3D64M,prealloc=3Don \ @@ -54,7 +54,7 @@ to physical EPC. Because physical EPC is protected via ra= nge registers, the size of the physical EPC must be a power of two (though software sees a subset of the full EPC, e.g. 92M or 128M) and the EPC must be naturally aligned. KVM SGX's virtual EPC is purely a software construct and only -requires the size and location to be page aligned. Qemu enforces the EPC +requires the size and location to be page aligned. QEMU enforces the EPC size is a multiple of 4k and will ensure the base of the EPC is 4k aligned. To simplify the implementation, EPC is always located above 4g in the guest physical address space. @@ -62,7 +62,7 @@ physical address space. Migration ~~~~~~~~~ =20 -Qemu/KVM doesn't prevent live migrating SGX VMs, although from hardware's +QEMU/KVM doesn't prevent live migrating SGX VMs, although from hardware's perspective, SGX doesn't support live migration, since both EPC and the SGX key hierarchy are bound to the physical platform. However live migration can be supported in the sense if guest software stack can support recreati= ng @@ -76,7 +76,7 @@ CPUID ~~~~~ =20 Due to its myriad dependencies, SGX is currently not listed as supported -in any of Qemu's built-in CPU configuration. To expose SGX (and SGX Launch +in any of QEMU's built-in CPU configuration. To expose SGX (and SGX Launch Control) to a guest, you must either use ``-cpu host`` to pass-through the host CPU model, or explicitly enable SGX when using a built-in CPU model, e.g. via ``-cpu ,+sgx`` or ``-cpu ,+sgx,+sgxlc``. @@ -101,7 +101,7 @@ controlled via -cpu are prefixed with "sgx", e.g.:: sgx2 sgxlc =20 -The following Qemu snippet passes through the host CPU but restricts acces= s to +The following QEMU snippet passes through the host CPU but restricts acces= s to the provision and EINIT token keys:: =20 -cpu host,-sgx-provisionkey,-sgx-tokenkey @@ -112,11 +112,11 @@ in hardware cannot be forced on via '-cpu'. Virtualize SGX Launch Control ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ =20 -Qemu SGX support for Launch Control (LC) is passive, in the sense that it -does not actively change the LC configuration. Qemu SGX provides the user +QEMU SGX support for Launch Control (LC) is passive, in the sense that it +does not actively change the LC configuration. QEMU SGX provides the user the ability to set/clear the CPUID flag (and by extension the associated IA32_FEATURE_CONTROL MSR bit in fw_cfg) and saves/restores the LE Hash MSRs -when getting/putting guest state, but Qemu does not add new controls to +when getting/putting guest state, but QEMU does not add new controls to directly modify the LC configuration. Similar to hardware behavior, locki= ng the LC configuration to a non-Intel value is left to guest firmware. Unli= ke host bios setting for SGX launch control(LC), there is no special bios set= ting @@ -126,7 +126,7 @@ creating VM with SGX. Feature Control ~~~~~~~~~~~~~~~ =20 -Qemu SGX updates the ``etc/msr_feature_control`` fw_cfg entry to set the S= GX +QEMU SGX updates the ``etc/msr_feature_control`` fw_cfg entry to set the S= GX (bit 18) and SGX LC (bit 17) flags based on their respective CPUID support, i.e. existing guest firmware will automatically set SGX and SGX LC accordi= ngly, assuming said firmware supports fw_cfg.msr_feature_control. diff --git a/docs/u2f.txt b/docs/u2f.txt index 8f44994818a..7f5813a0b72 100644 --- a/docs/u2f.txt +++ b/docs/u2f.txt @@ -21,7 +21,7 @@ The second factor is materialized by a device implementin= g the U2F protocol. In case of a USB U2F security key, it is a USB HID device that implements the U2F protocol. =20 -In Qemu, the USB U2F key device offers a dedicated support of U2F, allowing +In QEMU, the USB U2F key device offers a dedicated support of U2F, allowing guest USB FIDO/U2F security keys operating in two possible modes: pass-through and emulated. =20 --=20 2.31.1