From nobody Mon Feb 9 11:30:20 2026 Delivered-To: importer@patchew.org Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=fail(p=none dis=none) header.from=intel.com ARC-Seal: i=1; a=rsa-sha256; t=1584933357; cv=none; d=zohomail.com; s=zohoarc; b=iTC+eDXEAbO1GKxWn6FIwVm5UUnWQcEgcbtynHWgdZmOLPEl6U0KRX2HShK+Bt1homAhKKj8JmTeyAUQS6WOs7xb2SwJvFBCpdRDRfWESNGukqeL4jwdWbAiadR8idosqIojwxstBZnIw4I1r2HB+wiqMv2TkL45oV3vIajRUyQ= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1584933357; h=Content-Transfer-Encoding:Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:To; bh=ZRLWWKGgW5NB/UTLg//sF4BQJY4Fzokk6Eo1iBJEfXs=; b=n3KluPnd7/XzmnNnoEzkcwxip7F4In/DfzQDO7EtK52Rl/LZ/ob961wIjIR+94gJbGC8DkSbO7SEvyiWc0A9ZXvFKjdItGxJvOyorRRm/wTfvVjLDslPoicJBY3qZQrTGwaDOvJLR04ZQt+wZHn3c6D0rytBqjOkJ5ot5mSn7Yo= ARC-Authentication-Results: i=1; mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=fail header.from= (p=none dis=none) header.from= Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1584933357295828.0790142339629; Sun, 22 Mar 2020 20:15:57 -0700 (PDT) Received: from localhost ([::1]:56714 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1jGDZE-0007GU-3o for importer@patchew.org; Sun, 22 Mar 2020 23:15:56 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]:51043) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1jGDY4-0005ig-NZ for qemu-devel@nongnu.org; Sun, 22 Mar 2020 23:14:45 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1jGDY2-0003fh-UV for qemu-devel@nongnu.org; Sun, 22 Mar 2020 23:14:44 -0400 Received: from mga07.intel.com ([134.134.136.100]:56656) by eggs.gnu.org with esmtps (TLS1.0:DHE_RSA_AES_256_CBC_SHA1:32) (Exim 4.71) (envelope-from ) id 1jGDY2-0003fE-NI for qemu-devel@nongnu.org; Sun, 22 Mar 2020 23:14:42 -0400 Received: from fmsmga003.fm.intel.com ([10.253.24.29]) by orsmga105.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 22 Mar 2020 20:14:40 -0700 Received: from lxy-clx-4s.sh.intel.com ([10.239.43.161]) by FMSMGA003.fm.intel.com with ESMTP; 22 Mar 2020 20:14:38 -0700 IronPort-SDR: Ncbn1yt/iQBxyi9L+fxe3BA9BoAjhfupK0uUdLWGwbZ4XEK1c67+OCAvXRygfLyEDVj3u/+j+P Co/ZF/1BCSEA== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False IronPort-SDR: pRX5EL3s7jKlUC0DyiWxWVCif4V9kHdzoAikBRqVPuPVWdDrntlbDIQIGRJvr185g3LRvS86fT K8iiw9uLqCUQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.72,294,1580803200"; d="scan'208";a="292453683" From: Xiaoyao Li To: Paolo Bonzini , Marcelo Tosatti , Richard Henderson , Eduardo Habkost Subject: [PATCH 1/3] target/i386: Rename CORE_CAPABILITY to CORE_CAPABILITIES Date: Mon, 23 Mar 2020 10:56:56 +0800 Message-Id: <20200323025658.4540-2-xiaoyao.li@intel.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20200323025658.4540-1-xiaoyao.li@intel.com> References: <20200323025658.4540-1-xiaoyao.li@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-detected-operating-system: by eggs.gnu.org: FreeBSD 9.x [fuzzy] X-Received-From: 134.134.136.100 X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.23 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Xiaoyao Li , qemu-devel@nongnu.org, kvm@vger.kernel.org Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" Content-Type: text/plain; charset="utf-8" Intel SDM updates the name of MSR CORE_CAPABILITY to CORE_CAPABILITIES, so updating it QEMU. Signed-off-by: Xiaoyao Li --- target/i386/cpu.c | 12 ++++++------ target/i386/cpu.h | 6 +++--- target/i386/kvm.c | 6 +++--- 3 files changed, 12 insertions(+), 12 deletions(-) diff --git a/target/i386/cpu.c b/target/i386/cpu.c index 34b511f078e5..1de7f3cd533e 100644 --- a/target/i386/cpu.c +++ b/target/i386/cpu.c @@ -1216,7 +1216,7 @@ static FeatureWordInfo feature_word_info[FEATURE_WORD= S] =3D { .index =3D MSR_IA32_ARCH_CAPABILITIES, }, }, - [FEAT_CORE_CAPABILITY] =3D { + [FEAT_CORE_CAPABILITIES] =3D { .type =3D MSR_FEATURE_WORD, .feat_names =3D { NULL, NULL, NULL, NULL, @@ -1229,7 +1229,7 @@ static FeatureWordInfo feature_word_info[FEATURE_WORD= S] =3D { NULL, NULL, NULL, NULL, }, .msr =3D { - .index =3D MSR_IA32_CORE_CAPABILITY, + .index =3D MSR_IA32_CORE_CAPABILITIES, }, }, =20 @@ -1406,8 +1406,8 @@ static FeatureDep feature_dependencies[] =3D { .to =3D { FEAT_ARCH_CAPABILITIES, ~0ull }, }, { - .from =3D { FEAT_7_0_EDX, CPUID_7_0_EDX_CORE_CAPABILIT= Y }, - .to =3D { FEAT_CORE_CAPABILITY, ~0ull }, + .from =3D { FEAT_7_0_EDX, CPUID_7_0_EDX_CORE_CAPABILIT= IES }, + .to =3D { FEAT_CORE_CAPABILITIES, ~0ull }, }, { .from =3D { FEAT_1_ECX, CPUID_EXT_VMX }, @@ -3709,8 +3709,8 @@ static X86CPUDefinition builtin_x86_defs[] =3D { .features[FEAT_7_0_EDX] =3D CPUID_7_0_EDX_SPEC_CTRL | CPUID_7_0_EDX_ARCH_CAPABILITIES | CPUID_7_0_EDX_SPEC_CTRL_SSBD= | - CPUID_7_0_EDX_CORE_CAPABILITY, - .features[FEAT_CORE_CAPABILITY] =3D + CPUID_7_0_EDX_CORE_CAPABILITIES, + .features[FEAT_CORE_CAPABILITIES] =3D MSR_CORE_CAP_SPLIT_LOCK_DETECT, /* * Missing: XSAVES (not supported by some Linux versions, diff --git a/target/i386/cpu.h b/target/i386/cpu.h index 60d797d5941f..f6c54412ba5e 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -349,7 +349,7 @@ typedef enum X86Seg { #define MSR_VIRT_SSBD 0xc001011f #define MSR_IA32_PRED_CMD 0x49 #define MSR_IA32_UCODE_REV 0x8b -#define MSR_IA32_CORE_CAPABILITY 0xcf +#define MSR_IA32_CORE_CAPABILITIES 0xcf =20 #define MSR_IA32_ARCH_CAPABILITIES 0x10a #define ARCH_CAP_TSX_CTRL_MSR (1<<7) @@ -526,7 +526,7 @@ typedef enum FeatureWord { FEAT_XSAVE_COMP_LO, /* CPUID[EAX=3D0xd,ECX=3D0].EAX */ FEAT_XSAVE_COMP_HI, /* CPUID[EAX=3D0xd,ECX=3D0].EDX */ FEAT_ARCH_CAPABILITIES, - FEAT_CORE_CAPABILITY, + FEAT_CORE_CAPABILITIES, FEAT_VMX_PROCBASED_CTLS, FEAT_VMX_SECONDARY_CTLS, FEAT_VMX_PINBASED_CTLS, @@ -777,7 +777,7 @@ typedef uint64_t FeatureWordArray[FEATURE_WORDS]; /* Arch Capabilities */ #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) /* Core Capability */ -#define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) +#define CPUID_7_0_EDX_CORE_CAPABILITIES (1U << 30) /* Speculative Store Bypass Disable */ #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) =20 diff --git a/target/i386/kvm.c b/target/i386/kvm.c index 69eb43d796e6..6888cb7caeae 100644 --- a/target/i386/kvm.c +++ b/target/i386/kvm.c @@ -2051,7 +2051,7 @@ static int kvm_get_supported_msrs(KVMState *s) case MSR_IA32_ARCH_CAPABILITIES: has_msr_arch_capabs =3D true; break; - case MSR_IA32_CORE_CAPABILITY: + case MSR_IA32_CORE_CAPABILITIES: has_msr_core_capabs =3D true; break; case MSR_IA32_VMX_VMFUNC: @@ -2696,8 +2696,8 @@ static void kvm_init_msrs(X86CPU *cpu) } =20 if (has_msr_core_capabs) { - kvm_msr_entry_add(cpu, MSR_IA32_CORE_CAPABILITY, - env->features[FEAT_CORE_CAPABILITY]); + kvm_msr_entry_add(cpu, MSR_IA32_CORE_CAPABILITIES, + env->features[FEAT_CORE_CAPABILITIES]); } =20 if (has_msr_ucode_rev) { --=20 2.20.1