From nobody Sun Apr 28 21:44:25 2024 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=fail(p=none dis=none) header.from=linux.intel.com ARC-Seal: i=1; a=rsa-sha256; t=1616567636; cv=none; d=zohomail.com; s=zohoarc; b=YRE6nE4RVmiYHzkN/1sdXb6QlybPaVNmVQ+uq2B/Nvo05HXGLUTxZjXxCT2v/al6dmKtwIkZyxXOhD9bp8mt50/SLeQYFSTdLga+OF3WaoGyfePeTGV4i2UyWrHHSwm2AuaGDZ6LTvayk+90IECa9y9doyHky/mH1thB863copo= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1616567636; h=Cc:Date:From:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:Message-ID:Sender:Subject:To; bh=hDSVfckVKJu2/kagpZ0LpGrnFPT1zN4kTBRlWeCfuNw=; b=hCKI34gNPov4lGl0kgMT3amsB1MoprQJxc3w+en0JB1yznyF3aWExAfe1qr0VoqBUubSiKMDyzoDSczN1SPM6jy0ENb2EMEoDCtINsyDMyofBh4wN9LOEqL8GI0PK17pjTcL2p/Q/aD2ELpGOj5Zx/BJAqUw3Lfzy2eD3f+B56I= ARC-Authentication-Results: i=1; mx.zohomail.com; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=fail header.from= (p=none dis=none) header.from= Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1616567636405209.58484849416084; Tue, 23 Mar 2021 23:33:56 -0700 (PDT) Received: from localhost ([::1]:43716 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1lOx5X-0004un-Ai for importer@patchew.org; Wed, 24 Mar 2021 02:33:55 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]:39138) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1lOx37-0003Pj-3u for qemu-devel@nongnu.org; Wed, 24 Mar 2021 02:31:26 -0400 Received: from mga02.intel.com ([134.134.136.20]:30028) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1lOx2z-0002G5-WC for qemu-devel@nongnu.org; Wed, 24 Mar 2021 02:31:23 -0400 Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 23 Mar 2021 23:31:12 -0700 Received: from sqa-gate.sh.intel.com (HELO robert-ivt.tsp.org) ([10.239.48.212]) by orsmga002.jf.intel.com with ESMTP; 23 Mar 2021 23:31:10 -0700 IronPort-SDR: p9LreL9ComAb2HiQHPVsZVrOql63HQfGPTpXmCF4KoGxQTDY9jFw/FPvwa5nMud1votVb2iLYQ oSb1RyNF6rgg== X-IronPort-AV: E=McAfee;i="6000,8403,9932"; a="177758333" X-IronPort-AV: E=Sophos;i="5.81,274,1610438400"; d="scan'208";a="177758333" IronPort-SDR: pc1zj+b7N8HiZ+gNDQKTAeqyZeZnY70vnM3Ooqu4RJPHzJ3oa26fbFQAbcwcuPYSoDO2i/SOTu cYqQqq5FF9EA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.81,274,1610438400"; d="scan'208";a="391176908" From: Robert Hoo To: pbonzini@redhat.com, richard.henderson@linaro.org, ehabkost@redhat.com Subject: [PATCH v2] i386/cpu_dump: support AVX512 ZMM regs dump Date: Wed, 24 Mar 2021 14:31:05 +0800 Message-Id: <1616567465-153141-1-git-send-email-robert.hu@linux.intel.com> X-Mailer: git-send-email 1.8.3.1 Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: none client-ip=134.134.136.20; envelope-from=robert.hu@linux.intel.com; helo=mga02.intel.com X-Spam_score_int: -41 X-Spam_score: -4.2 X-Spam_bar: ---- X-Spam_report: (-4.2 / 5.0 requ) BAYES_00=-1.9, RCVD_IN_DNSWL_MED=-2.3, RCVD_IN_MSPIKE_H3=0.001, RCVD_IN_MSPIKE_WL=0.001, SPF_HELO_NONE=0.001, SPF_NONE=0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.23 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: qemu-devel@nongnu.org, Robert Hoo Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" Content-Transfer-Encoding: quoted-printable MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Since commit fa4518741e (target-i386: Rename struct XMMReg to ZMMReg), CPUX86State.xmm_regs[] has already been extended to 512bit to support AVX512. Also, other qemu level supports for AVX512 registers are there for years. But in x86_cpu_dump_state(), still only dump XMM registers no matter YMM/ZMM is enabled. This patch is to complement this, let it dump XMM/YMM/ZMM accordingly. Signed-off-by: Robert Hoo --- Changelog: v2: dump XMM/YMM/ZMM according to XSAVE state-components enablement. target/i386/cpu-dump.c | 57 +++++++++++++++++++++++++++++++++++++---------= ---- target/i386/cpu.h | 11 ++++++++++ 2 files changed, 53 insertions(+), 15 deletions(-) diff --git a/target/i386/cpu-dump.c b/target/i386/cpu-dump.c index aac21f1..c130586 100644 --- a/target/i386/cpu-dump.c +++ b/target/i386/cpu-dump.c @@ -499,21 +499,48 @@ void x86_cpu_dump_state(CPUState *cs, FILE *f, int fl= ags) else qemu_fprintf(f, " "); } - if (env->hflags & HF_CS64_MASK) - nb =3D 16; - else - nb =3D 8; - for(i=3D0;ixmm_regs[i].ZMM_L(3), - env->xmm_regs[i].ZMM_L(2), - env->xmm_regs[i].ZMM_L(1), - env->xmm_regs[i].ZMM_L(0)); - if ((i & 1) =3D=3D 1) - qemu_fprintf(f, "\n"); - else - qemu_fprintf(f, " "); + + if ((env->xcr0 & XFEATURE_AVX512) =3D=3D XFEATURE_AVX512) { + /* XSAVE enabled AVX512 */ + nb =3D (env->hflags & HF_CS64_MASK) ? 32 : 8; + for (i =3D 0; i < nb; i++) { + qemu_fprintf(f, "ZMM%02d=3D0x%016lx %016lx %016lx %016lx %= 016lx " + "%016lx %016lx %016lx\n", + i, + env->xmm_regs[i].ZMM_Q(7), + env->xmm_regs[i].ZMM_Q(6), + env->xmm_regs[i].ZMM_Q(5), + env->xmm_regs[i].ZMM_Q(4), + env->xmm_regs[i].ZMM_Q(3), + env->xmm_regs[i].ZMM_Q(2), + env->xmm_regs[i].ZMM_Q(1), + env->xmm_regs[i].ZMM_Q(0)); + } + } + else if (env->xcr0 & XFEATURE_AVX) { + /* XSAVE enabled AVX */ + nb =3D env->hflags & HF_CS64_MASK ? 16 : 8; + for (i =3D 0; i < nb; i++) { + qemu_fprintf(f, "YMM%02d=3D0x%016lx %016lx %016lx %016lx\n= ", + i, + env->xmm_regs[i].ZMM_Q(3), + env->xmm_regs[i].ZMM_Q(2), + env->xmm_regs[i].ZMM_Q(1), + env->xmm_regs[i].ZMM_Q(0)); + } + } + else { /* SSE and below cases */ + nb =3D env->hflags & HF_CS64_MASK ? 16 : 8; + for (i =3D 0; i < nb; i++) { + qemu_fprintf(f, "XMM%02d=3D0x%016lx %016lx", + i, + env->xmm_regs[i].ZMM_Q(1), + env->xmm_regs[i].ZMM_Q(0)); + if ((i & 1) =3D=3D 1) + qemu_fprintf(f, "\n"); + else + qemu_fprintf(f, " "); + } } } if (flags & CPU_DUMP_CODE) { diff --git a/target/i386/cpu.h b/target/i386/cpu.h index 570f916..a011702 100644 --- a/target/i386/cpu.h +++ b/target/i386/cpu.h @@ -249,6 +249,17 @@ typedef enum X86Seg { #define CR4_PKE_MASK (1U << 22) #define CR4_PKS_MASK (1U << 24) =20 +#define XFEATURE_X87 (1UL << 0) +#define XFEATURE_SSE (1UL << 1) +#define XFEATURE_AVX (1UL << 2) +#define XFEATURE_AVX512_OPMASK (1UL << 5) +#define XFEATURE_AVX512_ZMM_Hi256 (1UL << 6) +#define XFEATURE_AVX512_Hi16_ZMM (1UL << 7) +#define XFEATURE_AVX512 (XFEATURE_AVX512_OPMASK | \ + XFEATURE_AVX512_ZMM_Hi256| \ + XFEATURE_AVX512_Hi16_ZMM) + + #define DR6_BD (1 << 13) #define DR6_BS (1 << 14) #define DR6_BT (1 << 15) --=20 1.8.3.1