From nobody Mon Feb 9 19:37:17 2026 Delivered-To: importer@patchew.org Received-SPF: pass (zoho.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Authentication-Results: mx.zohomail.com; spf=pass (zoho.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org ARC-Seal: i=1; a=rsa-sha256; t=1569943496; cv=none; d=zoho.com; s=zohoarc; b=Fu9hu8WM6mdfk+2AEkrpnfYfVQ0BQI0FJKpgYiqUc/L8930PBa29eGJzNze/DQses7ME5eAL6uiopyGQsItUxZHSV9pLvxXv2E1hFb35j7eYpEp5FXGoKFTTVjxc+jn0USQYVMVjrGK0w1HCsgPlNnmVOaE1l2YHhTH7XosI24Y= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zoho.com; s=zohoarc; t=1569943496; h=Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:Message-ID:References:Sender:Subject:To:ARC-Authentication-Results; bh=Jtq2FsvNir0l1h54IEDGMg777TnQbYDgpFxM0ouvRo8=; b=AEC8XWX6KkjzRNcNjwTJDKP+tVsgQ8qQtmMH+wt+txQpK5ZLuh8utHzgypx8LFcTRyggF7EPFSb6zPB4O9oRfk5fQsUcH1qvAtpxwG8dZkJ046El81yQZHizRs0WKakv//KCpzR3d5N++xYKs7Ptp5lGQIEAmOCprxlZ11MM1ec= ARC-Authentication-Results: i=1; mx.zoho.com; spf=pass (zoho.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 156994349644294.893329689202; Tue, 1 Oct 2019 08:24:56 -0700 (PDT) Received: from localhost ([::1]:43384 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1iFK1G-0002zr-OQ for importer@patchew.org; Tue, 01 Oct 2019 11:24:54 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]:45370) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1iFJth-0004hO-DQ for qemu-devel@nongnu.org; Tue, 01 Oct 2019 11:17:07 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1iFJte-0001v4-Aj for qemu-devel@nongnu.org; Tue, 01 Oct 2019 11:17:05 -0400 Received: from mx2.rt-rk.com ([89.216.37.149]:59927 helo=mail.rt-rk.com) by eggs.gnu.org with esmtps (TLS1.0:DHE_RSA_AES_256_CBC_SHA1:32) (Exim 4.71) (envelope-from ) id 1iFJtd-0001sr-M1 for qemu-devel@nongnu.org; Tue, 01 Oct 2019 11:17:02 -0400 Received: from localhost (localhost [127.0.0.1]) by mail.rt-rk.com (Postfix) with ESMTP id 394411A23C3; Tue, 1 Oct 2019 17:15:55 +0200 (CEST) Received: from rtrkw774-lin.domain.local (rtrkw774-lin.domain.local [10.10.13.55]) by mail.rt-rk.com (Postfix) with ESMTPSA id C31721A239B; Tue, 1 Oct 2019 17:15:54 +0200 (CEST) X-Virus-Scanned: amavisd-new at rt-rk.com From: Aleksandar Markovic To: qemu-devel@nongnu.org Subject: [PULL 13/18] target/mips: msa: Split helpers for CLE_. Date: Tue, 1 Oct 2019 17:15:39 +0200 Message-Id: <1569942944-10381-14-git-send-email-aleksandar.markovic@rt-rk.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1569942944-10381-1-git-send-email-aleksandar.markovic@rt-rk.com> References: <1569942944-10381-1-git-send-email-aleksandar.markovic@rt-rk.com> X-detected-operating-system: by eggs.gnu.org: GNU/Linux 3.x [fuzzy] X-Received-From: 89.216.37.149 X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.23 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: peter.maydell@linaro.org, amarkovic@wavecomp.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" Content-Transfer-Encoding: quoted-printable MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" From: Aleksandar Markovic Achieves clearer code and slightly better performance. Signed-off-by: Aleksandar Markovic Reviewed-by: Aleksandar Rikalo Message-Id: <1569415572-19635-16-git-send-email-aleksandar.markovic@rt-rk.c= om> --- target/mips/helper.h | 12 +++- target/mips/msa_helper.c | 158 ++++++++++++++++++++++++++++++++++++++++++-= ---- target/mips/translate.c | 38 ++++++++++-- 3 files changed, 186 insertions(+), 22 deletions(-) diff --git a/target/mips/helper.h b/target/mips/helper.h index 95eb065..32ff24b 100644 --- a/target/mips/helper.h +++ b/target/mips/helper.h @@ -847,6 +847,16 @@ DEF_HELPER_4(msa_ceq_h, void, env, i32, i32, i32) DEF_HELPER_4(msa_ceq_w, void, env, i32, i32, i32) DEF_HELPER_4(msa_ceq_d, void, env, i32, i32, i32) =20 +DEF_HELPER_4(msa_cle_s_b, void, env, i32, i32, i32) +DEF_HELPER_4(msa_cle_s_h, void, env, i32, i32, i32) +DEF_HELPER_4(msa_cle_s_w, void, env, i32, i32, i32) +DEF_HELPER_4(msa_cle_s_d, void, env, i32, i32, i32) + +DEF_HELPER_4(msa_cle_u_b, void, env, i32, i32, i32) +DEF_HELPER_4(msa_cle_u_h, void, env, i32, i32, i32) +DEF_HELPER_4(msa_cle_u_w, void, env, i32, i32, i32) +DEF_HELPER_4(msa_cle_u_d, void, env, i32, i32, i32) + =20 DEF_HELPER_4(msa_andi_b, void, env, i32, i32, i32) DEF_HELPER_4(msa_ori_b, void, env, i32, i32, i32) @@ -898,8 +908,6 @@ DEF_HELPER_5(msa_max_a_df, void, env, i32, i32, i32, i3= 2) DEF_HELPER_5(msa_min_a_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_clt_s_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_clt_u_df, void, env, i32, i32, i32, i32) -DEF_HELPER_5(msa_cle_s_df, void, env, i32, i32, i32, i32) -DEF_HELPER_5(msa_cle_u_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_add_a_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_adds_a_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_adds_s_df, void, env, i32, i32, i32, i32) diff --git a/target/mips/msa_helper.c b/target/mips/msa_helper.c index c8c6cdb..d696791 100644 --- a/target/mips/msa_helper.c +++ b/target/mips/msa_helper.c @@ -1220,6 +1220,150 @@ void helper_msa_ceq_d(CPUMIPSState *env, uint32_t w= d, uint32_t ws, uint32_t wt) pwd->d[1] =3D msa_ceq_df(DF_DOUBLE, pws->d[1], pwt->d[1]); } =20 +static inline int64_t msa_cle_s_df(uint32_t df, int64_t arg1, int64_t arg2) +{ + return arg1 <=3D arg2 ? -1 : 0; +} + +void helper_msa_cle_s_b(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->b[0] =3D msa_cle_s_df(DF_BYTE, pws->b[0], pwt->b[0]); + pwd->b[1] =3D msa_cle_s_df(DF_BYTE, pws->b[1], pwt->b[1]); + pwd->b[2] =3D msa_cle_s_df(DF_BYTE, pws->b[2], pwt->b[2]); + pwd->b[3] =3D msa_cle_s_df(DF_BYTE, pws->b[3], pwt->b[3]); + pwd->b[4] =3D msa_cle_s_df(DF_BYTE, pws->b[4], pwt->b[4]); + pwd->b[5] =3D msa_cle_s_df(DF_BYTE, pws->b[5], pwt->b[5]); + pwd->b[6] =3D msa_cle_s_df(DF_BYTE, pws->b[6], pwt->b[6]); + pwd->b[7] =3D msa_cle_s_df(DF_BYTE, pws->b[7], pwt->b[7]); + pwd->b[8] =3D msa_cle_s_df(DF_BYTE, pws->b[8], pwt->b[8]); + pwd->b[9] =3D msa_cle_s_df(DF_BYTE, pws->b[9], pwt->b[9]); + pwd->b[10] =3D msa_cle_s_df(DF_BYTE, pws->b[10], pwt->b[10]); + pwd->b[11] =3D msa_cle_s_df(DF_BYTE, pws->b[11], pwt->b[11]); + pwd->b[12] =3D msa_cle_s_df(DF_BYTE, pws->b[12], pwt->b[12]); + pwd->b[13] =3D msa_cle_s_df(DF_BYTE, pws->b[13], pwt->b[13]); + pwd->b[14] =3D msa_cle_s_df(DF_BYTE, pws->b[14], pwt->b[14]); + pwd->b[15] =3D msa_cle_s_df(DF_BYTE, pws->b[15], pwt->b[15]); +} + +void helper_msa_cle_s_h(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->h[0] =3D msa_cle_s_df(DF_HALF, pws->h[0], pwt->h[0]); + pwd->h[1] =3D msa_cle_s_df(DF_HALF, pws->h[1], pwt->h[1]); + pwd->h[2] =3D msa_cle_s_df(DF_HALF, pws->h[2], pwt->h[2]); + pwd->h[3] =3D msa_cle_s_df(DF_HALF, pws->h[3], pwt->h[3]); + pwd->h[4] =3D msa_cle_s_df(DF_HALF, pws->h[4], pwt->h[4]); + pwd->h[5] =3D msa_cle_s_df(DF_HALF, pws->h[5], pwt->h[5]); + pwd->h[6] =3D msa_cle_s_df(DF_HALF, pws->h[6], pwt->h[6]); + pwd->h[7] =3D msa_cle_s_df(DF_HALF, pws->h[7], pwt->h[7]); +} + +void helper_msa_cle_s_w(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->w[0] =3D msa_cle_s_df(DF_WORD, pws->w[0], pwt->w[0]); + pwd->w[1] =3D msa_cle_s_df(DF_WORD, pws->w[1], pwt->w[1]); + pwd->w[2] =3D msa_cle_s_df(DF_WORD, pws->w[2], pwt->w[2]); + pwd->w[3] =3D msa_cle_s_df(DF_WORD, pws->w[3], pwt->w[3]); +} + +void helper_msa_cle_s_d(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->d[0] =3D msa_cle_s_df(DF_DOUBLE, pws->d[0], pwt->d[0]); + pwd->d[1] =3D msa_cle_s_df(DF_DOUBLE, pws->d[1], pwt->d[1]); +} + +static inline int64_t msa_cle_u_df(uint32_t df, int64_t arg1, int64_t arg2) +{ + uint64_t u_arg1 =3D UNSIGNED(arg1, df); + uint64_t u_arg2 =3D UNSIGNED(arg2, df); + return u_arg1 <=3D u_arg2 ? -1 : 0; +} + +void helper_msa_cle_u_b(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->b[0] =3D msa_cle_u_df(DF_BYTE, pws->b[0], pwt->b[0]); + pwd->b[1] =3D msa_cle_u_df(DF_BYTE, pws->b[1], pwt->b[1]); + pwd->b[2] =3D msa_cle_u_df(DF_BYTE, pws->b[2], pwt->b[2]); + pwd->b[3] =3D msa_cle_u_df(DF_BYTE, pws->b[3], pwt->b[3]); + pwd->b[4] =3D msa_cle_u_df(DF_BYTE, pws->b[4], pwt->b[4]); + pwd->b[5] =3D msa_cle_u_df(DF_BYTE, pws->b[5], pwt->b[5]); + pwd->b[6] =3D msa_cle_u_df(DF_BYTE, pws->b[6], pwt->b[6]); + pwd->b[7] =3D msa_cle_u_df(DF_BYTE, pws->b[7], pwt->b[7]); + pwd->b[8] =3D msa_cle_u_df(DF_BYTE, pws->b[8], pwt->b[8]); + pwd->b[9] =3D msa_cle_u_df(DF_BYTE, pws->b[9], pwt->b[9]); + pwd->b[10] =3D msa_cle_u_df(DF_BYTE, pws->b[10], pwt->b[10]); + pwd->b[11] =3D msa_cle_u_df(DF_BYTE, pws->b[11], pwt->b[11]); + pwd->b[12] =3D msa_cle_u_df(DF_BYTE, pws->b[12], pwt->b[12]); + pwd->b[13] =3D msa_cle_u_df(DF_BYTE, pws->b[13], pwt->b[13]); + pwd->b[14] =3D msa_cle_u_df(DF_BYTE, pws->b[14], pwt->b[14]); + pwd->b[15] =3D msa_cle_u_df(DF_BYTE, pws->b[15], pwt->b[15]); +} + +void helper_msa_cle_u_h(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->h[0] =3D msa_cle_u_df(DF_HALF, pws->h[0], pwt->h[0]); + pwd->h[1] =3D msa_cle_u_df(DF_HALF, pws->h[1], pwt->h[1]); + pwd->h[2] =3D msa_cle_u_df(DF_HALF, pws->h[2], pwt->h[2]); + pwd->h[3] =3D msa_cle_u_df(DF_HALF, pws->h[3], pwt->h[3]); + pwd->h[4] =3D msa_cle_u_df(DF_HALF, pws->h[4], pwt->h[4]); + pwd->h[5] =3D msa_cle_u_df(DF_HALF, pws->h[5], pwt->h[5]); + pwd->h[6] =3D msa_cle_u_df(DF_HALF, pws->h[6], pwt->h[6]); + pwd->h[7] =3D msa_cle_u_df(DF_HALF, pws->h[7], pwt->h[7]); +} + +void helper_msa_cle_u_w(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->w[0] =3D msa_cle_u_df(DF_WORD, pws->w[0], pwt->w[0]); + pwd->w[1] =3D msa_cle_u_df(DF_WORD, pws->w[1], pwt->w[1]); + pwd->w[2] =3D msa_cle_u_df(DF_WORD, pws->w[2], pwt->w[2]); + pwd->w[3] =3D msa_cle_u_df(DF_WORD, pws->w[3], pwt->w[3]); +} + +void helper_msa_cle_u_d(CPUMIPSState *env, + uint32_t wd, uint32_t ws, uint32_t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->d[0] =3D msa_cle_u_df(DF_DOUBLE, pws->d[0], pwt->d[0]); + pwd->d[1] =3D msa_cle_u_df(DF_DOUBLE, pws->d[1], pwt->d[1]); +} + =20 /* * Int Divide @@ -1627,18 +1771,6 @@ static inline int64_t msa_subv_df(uint32_t df, int64= _t arg1, int64_t arg2) return arg1 - arg2; } =20 -static inline int64_t msa_cle_s_df(uint32_t df, int64_t arg1, int64_t arg2) -{ - return arg1 <=3D arg2 ? -1 : 0; -} - -static inline int64_t msa_cle_u_df(uint32_t df, int64_t arg1, int64_t arg2) -{ - uint64_t u_arg1 =3D UNSIGNED(arg1, df); - uint64_t u_arg2 =3D UNSIGNED(arg2, df); - return u_arg1 <=3D u_arg2 ? -1 : 0; -} - static inline int64_t msa_clt_s_df(uint32_t df, int64_t arg1, int64_t arg2) { return arg1 < arg2 ? -1 : 0; @@ -2250,8 +2382,6 @@ MSA_BINOP_DF(max_a) MSA_BINOP_DF(min_a) MSA_BINOP_DF(clt_s) MSA_BINOP_DF(clt_u) -MSA_BINOP_DF(cle_s) -MSA_BINOP_DF(cle_u) MSA_BINOP_DF(add_a) MSA_BINOP_DF(adds_a) MSA_BINOP_DF(adds_s) diff --git a/target/mips/translate.c b/target/mips/translate.c index ad1572e..614b9e7 100644 --- a/target/mips/translate.c +++ b/target/mips/translate.c @@ -28546,6 +28546,38 @@ static void gen_msa_3r(CPUMIPSState *env, DisasCon= text *ctx) break; } break; + case OPC_CLE_S_df: + switch (df) { + case DF_BYTE: + gen_helper_msa_cle_s_b(cpu_env, twd, tws, twt); + break; + case DF_HALF: + gen_helper_msa_cle_s_h(cpu_env, twd, tws, twt); + break; + case DF_WORD: + gen_helper_msa_cle_s_w(cpu_env, twd, tws, twt); + break; + case DF_DOUBLE: + gen_helper_msa_cle_s_d(cpu_env, twd, tws, twt); + break; + } + break; + case OPC_CLE_U_df: + switch (df) { + case DF_BYTE: + gen_helper_msa_cle_u_b(cpu_env, twd, tws, twt); + break; + case DF_HALF: + gen_helper_msa_cle_u_h(cpu_env, twd, tws, twt); + break; + case DF_WORD: + gen_helper_msa_cle_u_w(cpu_env, twd, tws, twt); + break; + case DF_DOUBLE: + gen_helper_msa_cle_u_d(cpu_env, twd, tws, twt); + break; + } + break; case OPC_SLL_df: gen_helper_msa_sll_df(cpu_env, tdf, twd, tws, twt); break; @@ -28630,9 +28662,6 @@ static void gen_msa_3r(CPUMIPSState *env, DisasCont= ext *ctx) case OPC_MIN_S_df: gen_helper_msa_min_s_df(cpu_env, tdf, twd, tws, twt); break; - case OPC_CLE_S_df: - gen_helper_msa_cle_s_df(cpu_env, tdf, twd, tws, twt); - break; case OPC_ASUB_S_df: gen_helper_msa_asub_s_df(cpu_env, tdf, twd, tws, twt); break; @@ -28645,9 +28674,6 @@ static void gen_msa_3r(CPUMIPSState *env, DisasCont= ext *ctx) case OPC_MIN_U_df: gen_helper_msa_min_u_df(cpu_env, tdf, twd, tws, twt); break; - case OPC_CLE_U_df: - gen_helper_msa_cle_u_df(cpu_env, tdf, twd, tws, twt); - break; case OPC_ASUB_U_df: gen_helper_msa_asub_u_df(cpu_env, tdf, twd, tws, twt); break; --=20 2.7.4