From nobody Wed Nov 12 08:36:17 2025 Delivered-To: importer@patchew.org Received-SPF: pass (zoho.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Authentication-Results: mx.zohomail.com; spf=pass (zoho.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org ARC-Seal: i=1; a=rsa-sha256; t=1569416870; cv=none; d=zoho.com; s=zohoarc; b=nyKiC3BdjXs7Z287Mc1E5I5dX9calzqf4pNXjU2bk5fCHJM4M/8WG9UWW4EtzY/r6MxgMSEbZ94rU+vS1kCGTtrj6qTEjeZIfrfjZ0QgcKPz4X8RofXLDDkNjaaB03sjk0E77+lVm0q0hPSv9AnRYrzwtjl8Tlu1GOwwjjO+Gd0= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zoho.com; s=zohoarc; t=1569416870; h=Cc:Date:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:Message-ID:References:Sender:Subject:To:ARC-Authentication-Results; bh=zUurZedi2c8LH3ri3a5KQgd3CwKfv+OUQUc+W7BtysE=; b=JWCLrvTuu4y+TBMiZ+xVnKJ9tWt/Lh7F7pVzZE6oUQ2Z27s7hy/i9Wqlfb6bALfV8moMIfAKXmNwrXb6Y2OUdzuzQA5MKIiYhdhDkHdw4P0GDzNjs8PwYWCJbwqm3L9fDt2qLuUoFUmmJ2ibkkwb+5w5aB6hSyHs0HLtyCTmaNQ= ARC-Authentication-Results: i=1; mx.zoho.com; spf=pass (zoho.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1569416870304504.0824977351833; Wed, 25 Sep 2019 06:07:50 -0700 (PDT) Received: from localhost ([::1]:49722 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1iD71H-0004e3-IJ for importer@patchew.org; Wed, 25 Sep 2019 09:07:47 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]:57913) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1iD6gh-0001K3-OR for qemu-devel@nongnu.org; Wed, 25 Sep 2019 08:46:33 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1iD6gd-0002Gr-PY for qemu-devel@nongnu.org; Wed, 25 Sep 2019 08:46:31 -0400 Received: from mx2.rt-rk.com ([89.216.37.149]:56123 helo=mail.rt-rk.com) by eggs.gnu.org with esmtps (TLS1.0:DHE_RSA_AES_256_CBC_SHA1:32) (Exim 4.71) (envelope-from ) id 1iD6gd-0002FF-1o for qemu-devel@nongnu.org; Wed, 25 Sep 2019 08:46:27 -0400 Received: from localhost (localhost [127.0.0.1]) by mail.rt-rk.com (Postfix) with ESMTP id 018DA1A23A5; Wed, 25 Sep 2019 14:46:22 +0200 (CEST) Received: from rtrkw774-lin.domain.local (rtrkw774-lin.domain.local [10.10.13.43]) by mail.rt-rk.com (Postfix) with ESMTPSA id BA9281A23B2; Wed, 25 Sep 2019 14:46:21 +0200 (CEST) X-Virus-Scanned: amavisd-new at rt-rk.com From: Aleksandar Markovic To: qemu-devel@nongnu.org Subject: [PATCH v2 11/20] target/mips: msa: Split helpers for B. Date: Wed, 25 Sep 2019 14:46:03 +0200 Message-Id: <1569415572-19635-12-git-send-email-aleksandar.markovic@rt-rk.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1569415572-19635-1-git-send-email-aleksandar.markovic@rt-rk.com> References: <1569415572-19635-1-git-send-email-aleksandar.markovic@rt-rk.com> X-detected-operating-system: by eggs.gnu.org: GNU/Linux 3.x [fuzzy] X-Received-From: 89.216.37.149 X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.23 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: arikalo@wavecomp.com Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" Content-Transfer-Encoding: quoted-printable MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" From: Aleksandar Markovic Achieves clearer code and slightly better performance. Signed-off-by: Aleksandar Markovic --- target/mips/helper.h | 18 +++- target/mips/msa_helper.c | 227 ++++++++++++++++++++++++++++++++++++++++++-= ---- target/mips/translate.c | 57 ++++++++++-- 3 files changed, 267 insertions(+), 35 deletions(-) diff --git a/target/mips/helper.h b/target/mips/helper.h index 27544a1..1411e0e 100644 --- a/target/mips/helper.h +++ b/target/mips/helper.h @@ -807,6 +807,21 @@ DEF_HELPER_4(msa_bmnz_v, void, env, i32, i32, i32) DEF_HELPER_4(msa_bmz_v, void, env, i32, i32, i32) DEF_HELPER_4(msa_bsel_v, void, env, i32, i32, i32) =20 +DEF_HELPER_4(msa_bclr_b, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bclr_h, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bclr_w, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bclr_d, void, env, i32, i32, i32) + +DEF_HELPER_4(msa_bneg_b, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bneg_h, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bneg_w, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bneg_d, void, env, i32, i32, i32) + +DEF_HELPER_4(msa_bset_b, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bset_h, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bset_w, void, env, i32, i32, i32) +DEF_HELPER_4(msa_bset_d, void, env, i32, i32, i32) + =20 DEF_HELPER_4(msa_andi_b, void, env, i32, i32, i32) DEF_HELPER_4(msa_ori_b, void, env, i32, i32, i32) @@ -846,9 +861,6 @@ DEF_HELPER_5(msa_srlri_df, void, env, i32, i32, i32, i3= 2) DEF_HELPER_5(msa_sll_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_sra_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_srl_df, void, env, i32, i32, i32, i32) -DEF_HELPER_5(msa_bclr_df, void, env, i32, i32, i32, i32) -DEF_HELPER_5(msa_bset_df, void, env, i32, i32, i32, i32) -DEF_HELPER_5(msa_bneg_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_binsl_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_binsr_df, void, env, i32, i32, i32, i32) DEF_HELPER_5(msa_addv_df, void, env, i32, i32, i32, i32) diff --git a/target/mips/msa_helper.c b/target/mips/msa_helper.c index eda675a..9e4f275 100644 --- a/target/mips/msa_helper.c +++ b/target/mips/msa_helper.c @@ -523,7 +523,210 @@ void helper_msa_bsel_v(CPUMIPSState *env, uint32_t wd= , uint32_t ws, uint32_t wt) * +---------------+------------------------------------------------------= ----+ */ =20 -/* TODO: insert Bit Set group helpers here */ +static inline int64_t msa_bclr_df(uint32_t df, int64_t arg1, int64_t arg2) +{ + int32_t b_arg2 =3D BIT_POSITION(arg2, df); + return UNSIGNED(arg1 & (~(1LL << b_arg2)), df); +} + +void helper_msa_bclr_b(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->b[0] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[0]); + pwd->b[1] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[1]); + pwd->b[2] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[2]); + pwd->b[3] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[3]); + pwd->b[4] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[4]); + pwd->b[5] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[5]); + pwd->b[6] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[6]); + pwd->b[7] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[7]); + pwd->b[8] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[8]); + pwd->b[9] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[9]); + pwd->b[10] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[10]); + pwd->b[11] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[11]); + pwd->b[12] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[12]); + pwd->b[13] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[13]); + pwd->b[14] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[14]); + pwd->b[15] =3D msa_bclr_df(DF_BYTE, pws->b[0], pwt->b[15]); +} + +void helper_msa_bclr_h(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->h[0] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[0]); + pwd->h[1] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[1]); + pwd->h[2] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[2]); + pwd->h[3] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[3]); + pwd->h[4] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[4]); + pwd->h[5] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[5]); + pwd->h[6] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[6]); + pwd->h[7] =3D msa_bclr_df(DF_HALF, pws->h[0], pwt->h[7]); +} + +void helper_msa_bclr_w(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->w[0] =3D msa_bclr_df(DF_WORD, pws->w[0], pwt->w[0]); + pwd->w[1] =3D msa_bclr_df(DF_WORD, pws->w[0], pwt->w[1]); + pwd->w[2] =3D msa_bclr_df(DF_WORD, pws->w[0], pwt->w[2]); + pwd->w[3] =3D msa_bclr_df(DF_WORD, pws->w[0], pwt->w[3]); +} + +void helper_msa_bclr_d(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->d[0] =3D msa_bclr_df(DF_DOUBLE, pws->d[0], pwt->d[0]); + pwd->d[1] =3D msa_bclr_df(DF_DOUBLE, pws->d[0], pwt->d[1]); +} + +static inline int64_t msa_bneg_df(uint32_t df, int64_t arg1, int64_t arg2) +{ + int32_t b_arg2 =3D BIT_POSITION(arg2, df); + return UNSIGNED(arg1 ^ (1LL << b_arg2), df); +} + +void helper_msa_bneg_b(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->b[0] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[0]); + pwd->b[1] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[1]); + pwd->b[2] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[2]); + pwd->b[3] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[3]); + pwd->b[4] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[4]); + pwd->b[5] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[5]); + pwd->b[6] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[6]); + pwd->b[7] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[7]); + pwd->b[8] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[8]); + pwd->b[9] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[9]); + pwd->b[10] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[10]); + pwd->b[11] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[11]); + pwd->b[12] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[12]); + pwd->b[13] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[13]); + pwd->b[14] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[14]); + pwd->b[15] =3D msa_bneg_df(DF_BYTE, pws->b[0], pwt->b[15]); +} + +void helper_msa_bneg_h(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->h[0] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[0]); + pwd->h[1] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[1]); + pwd->h[2] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[2]); + pwd->h[3] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[3]); + pwd->h[4] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[4]); + pwd->h[5] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[5]); + pwd->h[6] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[6]); + pwd->h[7] =3D msa_bneg_df(DF_HALF, pws->h[0], pwt->h[7]); +} + +void helper_msa_bneg_w(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->w[0] =3D msa_bneg_df(DF_WORD, pws->w[0], pwt->w[0]); + pwd->w[1] =3D msa_bneg_df(DF_WORD, pws->w[0], pwt->w[1]); + pwd->w[2] =3D msa_bneg_df(DF_WORD, pws->w[0], pwt->w[2]); + pwd->w[3] =3D msa_bneg_df(DF_WORD, pws->w[0], pwt->w[3]); +} + +void helper_msa_bneg_d(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->d[0] =3D msa_bneg_df(DF_DOUBLE, pws->d[0], pwt->d[0]); + pwd->d[1] =3D msa_bneg_df(DF_DOUBLE, pws->d[0], pwt->d[1]); +} + +static inline int64_t msa_bset_df(uint32_t df, int64_t arg1, + int64_t arg2) +{ + int32_t b_arg2 =3D BIT_POSITION(arg2, df); + return UNSIGNED(arg1 | (1LL << b_arg2), df); +} + +void helper_msa_bset_b(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->b[0] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[0]); + pwd->b[1] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[1]); + pwd->b[2] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[2]); + pwd->b[3] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[3]); + pwd->b[4] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[4]); + pwd->b[5] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[5]); + pwd->b[6] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[6]); + pwd->b[7] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[7]); + pwd->b[8] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[8]); + pwd->b[9] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[9]); + pwd->b[10] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[10]); + pwd->b[11] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[11]); + pwd->b[12] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[12]); + pwd->b[13] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[13]); + pwd->b[14] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[14]); + pwd->b[15] =3D msa_bset_df(DF_BYTE, pws->b[0], pwt->b[15]); +} + +void helper_msa_bset_h(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->h[0] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[0]); + pwd->h[1] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[1]); + pwd->h[2] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[2]); + pwd->h[3] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[3]); + pwd->h[4] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[4]); + pwd->h[5] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[5]); + pwd->h[6] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[6]); + pwd->h[7] =3D msa_bset_df(DF_HALF, pws->h[0], pwt->h[7]); +} + +void helper_msa_bset_w(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->w[0] =3D msa_bset_df(DF_WORD, pws->w[0], pwt->w[0]); + pwd->w[1] =3D msa_bset_df(DF_WORD, pws->w[0], pwt->w[1]); + pwd->w[2] =3D msa_bset_df(DF_WORD, pws->w[0], pwt->w[2]); + pwd->w[3] =3D msa_bset_df(DF_WORD, pws->w[0], pwt->w[3]); +} + +void helper_msa_bset_d(CPUMIPSState *env, uint32_t wd, uint32_t ws, uint32= _t wt) +{ + wr_t *pwd =3D &(env->active_fpu.fpr[wd].wr); + wr_t *pws =3D &(env->active_fpu.fpr[ws].wr); + wr_t *pwt =3D &(env->active_fpu.fpr[wt].wr); + + pwd->d[0] =3D msa_bset_df(DF_DOUBLE, pws->d[0], pwt->d[0]); + pwd->d[1] =3D msa_bset_df(DF_DOUBLE, pws->d[0], pwt->d[1]); +} =20 =20 /* @@ -1220,25 +1423,6 @@ static inline int64_t msa_srl_df(uint32_t df, int64_= t arg1, int64_t arg2) return u_arg1 >> b_arg2; } =20 -static inline int64_t msa_bclr_df(uint32_t df, int64_t arg1, int64_t arg2) -{ - int32_t b_arg2 =3D BIT_POSITION(arg2, df); - return UNSIGNED(arg1 & (~(1LL << b_arg2)), df); -} - -static inline int64_t msa_bset_df(uint32_t df, int64_t arg1, - int64_t arg2) -{ - int32_t b_arg2 =3D BIT_POSITION(arg2, df); - return UNSIGNED(arg1 | (1LL << b_arg2), df); -} - -static inline int64_t msa_bneg_df(uint32_t df, int64_t arg1, int64_t arg2) -{ - int32_t b_arg2 =3D BIT_POSITION(arg2, df); - return UNSIGNED(arg1 ^ (1LL << b_arg2), df); -} - static inline int64_t msa_sat_s_df(uint32_t df, int64_t arg, uint32_t m) { return arg < M_MIN_INT(m + 1) ? M_MIN_INT(m + 1) : @@ -1734,9 +1918,6 @@ void helper_msa_ ## func ## _df(CPUMIPSState *env, ui= nt32_t df, \ MSA_BINOP_DF(sll) MSA_BINOP_DF(sra) MSA_BINOP_DF(srl) -MSA_BINOP_DF(bclr) -MSA_BINOP_DF(bset) -MSA_BINOP_DF(bneg) MSA_BINOP_DF(addv) MSA_BINOP_DF(subv) MSA_BINOP_DF(max_s) diff --git a/target/mips/translate.c b/target/mips/translate.c index 6080c72..1a87f79 100644 --- a/target/mips/translate.c +++ b/target/mips/translate.c @@ -28418,6 +28418,54 @@ static void gen_msa_3r(CPUMIPSState *env, DisasCon= text *ctx) break; } break; + case OPC_BCLR_df: + switch (df) { + case DF_BYTE: + gen_helper_msa_bclr_b(cpu_env, twd, tws, twt); + break; + case DF_HALF: + gen_helper_msa_bclr_h(cpu_env, twd, tws, twt); + break; + case DF_WORD: + gen_helper_msa_bclr_w(cpu_env, twd, tws, twt); + break; + case DF_DOUBLE: + gen_helper_msa_bclr_d(cpu_env, twd, tws, twt); + break; + } + break; + case OPC_BNEG_df: + switch (df) { + case DF_BYTE: + gen_helper_msa_bneg_b(cpu_env, twd, tws, twt); + break; + case DF_HALF: + gen_helper_msa_bneg_h(cpu_env, twd, tws, twt); + break; + case DF_WORD: + gen_helper_msa_bneg_w(cpu_env, twd, tws, twt); + break; + case DF_DOUBLE: + gen_helper_msa_bneg_d(cpu_env, twd, tws, twt); + break; + } + break; + case OPC_BSET_df: + switch (df) { + case DF_BYTE: + gen_helper_msa_bset_b(cpu_env, twd, tws, twt); + break; + case DF_HALF: + gen_helper_msa_bset_h(cpu_env, twd, tws, twt); + break; + case DF_WORD: + gen_helper_msa_bset_w(cpu_env, twd, tws, twt); + break; + case DF_DOUBLE: + gen_helper_msa_bset_d(cpu_env, twd, tws, twt); + break; + } + break; case OPC_SLL_df: gen_helper_msa_sll_df(cpu_env, tdf, twd, tws, twt); break; @@ -28487,9 +28535,6 @@ static void gen_msa_3r(CPUMIPSState *env, DisasCont= ext *ctx) case OPC_SRLR_df: gen_helper_msa_srlr_df(cpu_env, tdf, twd, tws, twt); break; - case OPC_BCLR_df: - gen_helper_msa_bclr_df(cpu_env, tdf, twd, tws, twt); - break; case OPC_MAX_U_df: gen_helper_msa_max_u_df(cpu_env, tdf, twd, tws, twt); break; @@ -28505,9 +28550,6 @@ static void gen_msa_3r(CPUMIPSState *env, DisasCont= ext *ctx) case OPC_PCKOD_df: gen_helper_msa_pckod_df(cpu_env, tdf, twd, tws, twt); break; - case OPC_BSET_df: - gen_helper_msa_bset_df(cpu_env, tdf, twd, tws, twt); - break; case OPC_MIN_S_df: gen_helper_msa_min_s_df(cpu_env, tdf, twd, tws, twt); break; @@ -28526,9 +28568,6 @@ static void gen_msa_3r(CPUMIPSState *env, DisasCont= ext *ctx) case OPC_ILVL_df: gen_helper_msa_ilvl_df(cpu_env, tdf, twd, tws, twt); break; - case OPC_BNEG_df: - gen_helper_msa_bneg_df(cpu_env, tdf, twd, tws, twt); - break; case OPC_MIN_U_df: gen_helper_msa_min_u_df(cpu_env, tdf, twd, tws, twt); break; --=20 2.7.4