From nobody Sun Nov 2 11:45:08 2025 Delivered-To: importer@patchew.org Received-SPF: temperror (zoho.com: Error in retrieving data from DNS) client-ip=208.118.235.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Authentication-Results: mx.zohomail.com; dkim=fail; spf=temperror (zoho.com: Error in retrieving data from DNS) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org Return-Path: Received: from lists.gnu.org (208.118.235.17 [208.118.235.17]) by mx.zohomail.com with SMTPS id 1509121940125369.79310504022317; Fri, 27 Oct 2017 09:32:20 -0700 (PDT) Received: from localhost ([::1]:58221 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1e87Y7-0000mq-3o for importer@patchew.org; Fri, 27 Oct 2017 12:31:59 -0400 Received: from eggs.gnu.org ([2001:4830:134:3::10]:48982) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1e87V2-0006rc-MQ for qemu-devel@nongnu.org; Fri, 27 Oct 2017 12:28:50 -0400 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1e87V1-00037J-5c for qemu-devel@nongnu.org; Fri, 27 Oct 2017 12:28:48 -0400 Received: from mail-qt0-x244.google.com ([2607:f8b0:400d:c0d::244]:54819) by eggs.gnu.org with esmtps (TLS1.0:RSA_AES_128_CBC_SHA1:16) (Exim 4.71) (envelope-from ) id 1e87V1-00036y-0G; Fri, 27 Oct 2017 12:28:47 -0400 Received: by mail-qt0-x244.google.com with SMTP id z19so9081697qtg.11; Fri, 27 Oct 2017 09:28:46 -0700 (PDT) Received: from localhost.localdomain ([208.94.106.99]) by smtp.googlemail.com with ESMTPSA id t126sm5152568qke.36.2017.10.27.09.28.44 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Fri, 27 Oct 2017 09:28:44 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=wRJF2E6YOBhpg9nrAdVxzWe1TyVmp5dNRPlZ8THbNa8=; b=Ruwjw/taNJbJg0D3K/npkKmKtSa349jGC95WsitoekPPNdBjPqa4Y6Jtna0TBVBZ4Y xgKjmRWrHZTVBCoRezvDDuzwksTCW5HuG/3mbc0nInlQ2Est4UqCSmxYfuFAVtDOGTpE HLX7unQgjEHSU5qp1et72FyBak0AwhCwomXyirlnHxFP7A3XYXRRWla6UWuRA/Z6U9BR 6V8zdXs+R1UTK3G/O+9HqG8lIXdhi3NNC6RdUwuyWMp09Y+1m8hJ1BKWa63FFW1szj9l FvCeocT6xT3d7Hb5V4fjwnDLeTwi772LvHua0ifQwAj0Ve4sFrEUdxg2nId3hQ8ObHfN 5MuA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=wRJF2E6YOBhpg9nrAdVxzWe1TyVmp5dNRPlZ8THbNa8=; b=Js6MZzEMZ65p0Oa3OdTFDX/VpvMNFozw2wHvEgHyfV3AZ4mdz/QL9O2wf4c8R8OA1+ w+asER8U3npZQAMPG7zwH1mDKQIbokJPtiWGUK9fACOr5jR4njBwHgaClBffESzjoQgP lNIiEjkGUlC+N0h69AuUGbN0RD2mkXjnKrhgrNhB5DoEftQpYDUHkaHFFmZhQh2SSnCj PcdJZNXjrAyh9OVKW9vDisdmiTAUmXcaBxV8yMVUfjHFgWHPlSar3Fu3iArSqoRAwwmX GsnQuzoj40H3VEQv3A06iNcc3kobZpKqasP1qYHRpeLKQIDEEaTQG+bLvYaSR9AwRkhJ cPYA== X-Gm-Message-State: AMCzsaXm6beDLMWTBdqzkmNNBTe/kp9O4BGvdmZ4la4ykzWJIkTBMbyC Yj0eJVFLeU1fP8sF++CSiCt+HjQP X-Google-Smtp-Source: ABhQp+QPloFVFfvLfWchCcv9nmHC9mEhPDhzG74kAYWbzFB8tgX9HVPjP28uxwjv+vuHScHsvtkW6Q== X-Received: by 10.200.47.187 with SMTP id l56mr1690593qta.319.1509121725482; Fri, 27 Oct 2017 09:28:45 -0700 (PDT) From: Gabriel Costa X-Google-Original-From: Gabriel Costa To: qemu-devel@nongnu.org Date: Fri, 27 Oct 2017 08:24:14 -0400 Message-Id: <1509107055-21978-5-git-send-email-costa@advantech.ca> X-Mailer: git-send-email 2.1.4 In-Reply-To: <1509107055-21978-1-git-send-email-costa@advantech.ca> References: <1509107055-21978-1-git-send-email-costa@advantech.ca> X-detected-operating-system: by eggs.gnu.org: Genre and OS details not recognized. X-Received-From: 2607:f8b0:400d:c0d::244 Subject: [Qemu-devel] [PATCH v7 4/5] arm: kinetis_k64_system X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: peter.maydell@linaro.org, qemu-arm@nongnu.org, f4bug@amsat.org, Gabriel Augusto Costa Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: "Qemu-devel" X-ZohoMail-DKIM: fail (Header signature does not verify) X-ZohoMail: RDKM_2 RSF_6 Z_629925259 SPT_0 Content-Transfer-Encoding: quoted-printable MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" This Patch include kinetis_k64_system.c/.h and Makefile.objs sim means System Integration Module (SIM) More information about this peripheral can be found at: pag 291, K64P144M120SF5RM.pdf. Signed-off-by: Gabriel Augusto Costa --- hw/misc/Makefile.objs | 3 + hw/misc/kinetis_k64_system.c | 274 +++++++++++++++++++++++++++++++= ++++ include/hw/misc/kinetis_k64_system.h | 52 +++++++ 3 files changed, 329 insertions(+) create mode 100644 hw/misc/kinetis_k64_system.c create mode 100644 include/hw/misc/kinetis_k64_system.h diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs index 19202d9..c5c8589 100644 --- a/hw/misc/Makefile.objs +++ b/hw/misc/Makefile.objs @@ -61,3 +61,6 @@ obj-$(CONFIG_AUX) +=3D auxbus.o obj-$(CONFIG_ASPEED_SOC) +=3D aspeed_scu.o aspeed_sdmc.o obj-y +=3D mmio_interface.o obj-$(CONFIG_MSF2) +=3D msf2-sysreg.o +obj-$(CONFIG_KINETIS_K64) +=3D kinetis_k64_mcg.o +obj-$(CONFIG_KINETIS_K64) +=3D kinetis_k64_pmux.o +obj-$(CONFIG_KINETIS_K64) +=3D kinetis_k64_system.o diff --git a/hw/misc/kinetis_k64_system.c b/hw/misc/kinetis_k64_system.c new file mode 100644 index 0000000..e547fe8 --- /dev/null +++ b/hw/misc/kinetis_k64_system.c @@ -0,0 +1,274 @@ +/* + * Kinetis K64 peripheral microcontroller emulation. + * + * Copyright (c) 2017 Advantech Wireless + * Written by Gabriel Costa + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 or + * (at your option) any later version. + */ + +#include "qemu/osdep.h" +#include "hw/sysbus.h" +#include "qemu/log.h" +#include "hw/misc/kinetis_k64_system.h" + +static const VMStateDescription vmstate_kinetis_k64_sim =3D { + .name =3D TYPE_KINETIS_K64_SIM, + .version_id =3D 1, + .minimum_version_id =3D 1, + .fields =3D (VMStateField[]) { + VMSTATE_UINT32(SOPT1, kinetis_k64_sim_state), + VMSTATE_UINT32(SOPT1CFG, kinetis_k64_sim_state), + VMSTATE_UINT32(SOPT2, kinetis_k64_sim_state), + VMSTATE_UINT32(SOPT4, kinetis_k64_sim_state), + VMSTATE_UINT32(SOPT5, kinetis_k64_sim_state), + VMSTATE_UINT32(SOPT7, kinetis_k64_sim_state), + VMSTATE_UINT32(SDID, kinetis_k64_sim_state), + VMSTATE_UINT32(SCGC1, kinetis_k64_sim_state), + VMSTATE_UINT32(SCGC2, kinetis_k64_sim_state), + VMSTATE_UINT32(SCGC3, kinetis_k64_sim_state), + VMSTATE_UINT32(SCGC4, kinetis_k64_sim_state), + VMSTATE_UINT32(SCGC5, kinetis_k64_sim_state), + VMSTATE_UINT32(SCGC6, kinetis_k64_sim_state), + VMSTATE_UINT32(SCGC7, kinetis_k64_sim_state), + VMSTATE_UINT32(CLKDIV1, kinetis_k64_sim_state), + VMSTATE_UINT32(CLKDIV2, kinetis_k64_sim_state), + VMSTATE_UINT32(FCFG1, kinetis_k64_sim_state), + VMSTATE_UINT32(FCFG2, kinetis_k64_sim_state), + VMSTATE_UINT32(UIDH, kinetis_k64_sim_state), + VMSTATE_UINT32(UIDMH, kinetis_k64_sim_state), + VMSTATE_UINT32(UIDML, kinetis_k64_sim_state), + VMSTATE_UINT32(UIDL, kinetis_k64_sim_state), + VMSTATE_END_OF_LIST() + } +}; + +static void kinetis_k64_sim_reset(DeviceState *dev) +{ + kinetis_k64_sim_state *s =3D KINETIS_K64_SIM(dev); + + s->SOPT1 =3D 0x00008000; + s->SOPT1CFG =3D 0x00000000; + s->SOPT2 =3D 0x00001000; + s->SOPT4 =3D 0x00000000; + s->SOPT5 =3D 0x00000000; + s->SOPT7 =3D 0x00000000; + s->SDID =3D 0x00000000; + s->SCGC1 =3D 0x00000000; + s->SCGC2 =3D 0x00000000; + s->SCGC3 =3D 0x00000000; + s->SCGC4 =3D 0xF0100030; + s->SCGC5 =3D 0x00040182; + s->SCGC6 =3D 0x40000001; + s->SCGC7 =3D 0x00000006; + s->CLKDIV1 =3D 0x00000000; + s->CLKDIV2 =3D 0x00000000; + s->FCFG1 =3D 0xFF000000; + s->FCFG2 =3D 0x00000000; + s->UIDH =3D 0x00000000; + s->UIDMH =3D 0x00000000; + s->UIDML =3D 0x00000000; + s->UIDL =3D 0x00000000; +} + +static void kinetis_k64_sim_write(void *opaque, hwaddr offset, uint64_t va= lue, + unsigned size) +{ + kinetis_k64_sim_state *s =3D (kinetis_k64_sim_state *)opaque; + + value &=3D 0xFFFFFFFF; + + switch (offset) { + case 0x0000: + s->SOPT1 =3D value; + break; + case 0x0004: + s->SOPT1CFG =3D value; + break; + case 0x1004: + s->SOPT2 =3D value; + break; + case 0x100C: + s->SOPT4 =3D value; + break; + case 0x1010: + s->SOPT5 =3D value; + break; + case 0x1018: + s->SOPT7 =3D value; + break; + case 0x1024: + s->SDID =3D value; + break; + case 0x1028: + s->SCGC1 =3D value; + break; + case 0x102C: + s->SCGC2 =3D value; + break; + case 0x1030: + s->SCGC3 =3D value; + break; + case 0x1034: + s->SCGC4 =3D value; + break; + case 0x1013: + s->SCGC5 =3D value; + break; + case 0x103C: + s->SCGC6 =3D value; + break; + case 0x1040: + s->SCGC7 =3D value; + break; + case 0x1044: + s->CLKDIV1 =3D value; + break; + case 0x1048: + s->CLKDIV2 =3D value; + break; + case 0x104C: + s->FCFG1 =3D value; + break; + case 0x1050: + s->FCFG2 =3D value; + break; + case 0x1054: + s->UIDH =3D value; + break; + case 0x1058: + s->UIDMH =3D value; + break; + case 0x105C: + s->UIDML =3D value; + break; + case 0x1060: + s->UIDL =3D value; + break; + default: + qemu_log_mask(LOG_GUEST_ERROR, + "kinetis_k64_sim: write at bad offset %"HWADDR_PRIx"\n", offse= t); + } +} + +static uint64_t kinetis_k64_sim_read(void *opaque, hwaddr offset, unsigned= size) +{ + kinetis_k64_sim_state *s =3D (kinetis_k64_sim_state *)opaque; + uint32_t value; + + switch (offset) { + case 0x0000: + value =3D s->SOPT1; + break; + case 0x0004: + value =3D s->SOPT1CFG; + break; + case 0x1004: + value =3D s->SOPT2; + break; + case 0x100C: + value =3D s->SOPT4; + break; + case 0x1010: + value =3D s->SOPT5; + break; + case 0x1018: + value =3D s->SOPT7; + break; + case 0x1024: + value =3D s->SDID; + break; + case 0x1028: + value =3D s->SCGC1; + break; + case 0x102C: + value =3D s->SCGC2; + break; + case 0x1030: + value =3D s->SCGC3; + break; + case 0x1034: + value =3D s->SCGC4; + break; + case 0x1013: + value =3D s->SCGC5; + break; + case 0x103C: + value =3D s->SCGC6; + break; + case 0x1040: + value =3D s->SCGC7; + break; + case 0x1044: + value =3D s->CLKDIV1; + break; + case 0x1048: + value =3D s->CLKDIV2; + break; + case 0x104C: + value =3D s->FCFG1; + break; + case 0x1050: + value =3D s->FCFG2; + break; + case 0x1054: + value =3D s->UIDH; + break; + case 0x1058: + value =3D s->UIDMH; + break; + case 0x105C: + value =3D s->UIDML; + break; + case 0x1060: + value =3D s->UIDL; + break; + default: + qemu_log_mask(LOG_GUEST_ERROR, + "kinetis_k64_sim: read at bad offset %"HWADDR_PRIx"\n", offset= ); + return 0; + } + return value; +} + +static const MemoryRegionOps kinetis_k64_sim_ops =3D { + .read =3D kinetis_k64_sim_read, + .write =3D kinetis_k64_sim_write, + .endianness =3D DEVICE_NATIVE_ENDIAN, +}; + +static void kinetis_k64_sim_init(Object *obj) +{ + kinetis_k64_sim_state *s =3D KINETIS_K64_SIM(obj); + SysBusDevice *sbd =3D SYS_BUS_DEVICE(obj); + + memory_region_init_io(&s->iomem, obj, &kinetis_k64_sim_ops, s, + TYPE_KINETIS_K64_SIM, 0x2000); + sysbus_init_mmio(sbd, &s->iomem); +} + +static void kinetis_k64_sim_class_init(ObjectClass *klass, void *data) +{ + DeviceClass *dc =3D DEVICE_CLASS(klass); + + dc->vmsd =3D &vmstate_kinetis_k64_sim; + dc->reset =3D kinetis_k64_sim_reset; + dc->desc =3D "Kinetis K64 series SIM"; +} + +static const TypeInfo kinetis_k64_sim_info =3D { + .name =3D TYPE_KINETIS_K64_SIM, + .parent =3D TYPE_SYS_BUS_DEVICE, + .instance_size =3D sizeof(kinetis_k64_sim_state), + .instance_init =3D kinetis_k64_sim_init, + .class_init =3D kinetis_k64_sim_class_init, +}; + +static void kinetis_k64_sim_register_types(void) +{ + type_register_static(&kinetis_k64_sim_info); +} + +type_init(kinetis_k64_sim_register_types) diff --git a/include/hw/misc/kinetis_k64_system.h b/include/hw/misc/kinetis= _k64_system.h new file mode 100644 index 0000000..8774eaa --- /dev/null +++ b/include/hw/misc/kinetis_k64_system.h @@ -0,0 +1,52 @@ +/* + * Kinetis K64 peripheral microcontroller emulation. + * + * Copyright (c) 2017 Advantech Wireless + * Written by Gabriel Costa + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 or + * (at your option) any later version. + */ + +#ifndef KINETIS_SYSTEM_H +#define KINETIS_SYSTEM_H + +#include "hw/sysbus.h" +#include "hw/hw.h" + +#define TYPE_KINETIS_K64_SIM "kinetis_k64_sim" +#define KINETIS_K64_SIM(obj) \ + OBJECT_CHECK(kinetis_k64_sim_state, (obj), TYPE_KINETIS_K64_SIM) + +typedef struct { + SysBusDevice parent_obj; + + MemoryRegion iomem; + + uint32_t SOPT1; + uint32_t SOPT1CFG; + uint32_t SOPT2; + uint32_t SOPT4; + uint32_t SOPT5; + uint32_t SOPT7; + uint32_t SDID; + uint32_t SCGC1; + uint32_t SCGC2; + uint32_t SCGC3; + uint32_t SCGC4; + uint32_t SCGC5; + uint32_t SCGC6; + uint32_t SCGC7; + uint32_t CLKDIV1; + uint32_t CLKDIV2; + uint32_t FCFG1; + uint32_t FCFG2; + uint32_t UIDH; + uint32_t UIDMH; + uint32_t UIDML; + uint32_t UIDL; + +} kinetis_k64_sim_state; + +#endif --=20 2.1.4