From nobody Thu May 16 13:43:39 2024 Delivered-To: importer@patchew.org Received-SPF: pass (zohomail.com: domain of groups.io designates 66.175.222.108 as permitted sender) client-ip=66.175.222.108; envelope-from=bounce+27952+75821+1787277+3901457@groups.io; helo=mail02.groups.io; Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of groups.io designates 66.175.222.108 as permitted sender) smtp.mailfrom=bounce+27952+75821+1787277+3901457@groups.io ARC-Seal: i=1; a=rsa-sha256; t=1622168193; cv=none; d=zohomail.com; s=zohoarc; b=P8o7jUGdhBXQXDta3idngeQHo0lfEALcxFbLcUhadLsjAwQZUb9qnk8feUV0K8qupOlcMYGIDiyl43DIkNcdGGRXZ2xXBSDL53puuBgPBHDD4+r9eW1Zqk7BvudykZAX8zhQx3RZpfR5ZD3RyFU4CRjWvGxFgKAxWD12M9RYtik= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1622168193; h=Content-Transfer-Encoding:Cc:Date:From:List-Subscribe:List-Id:List-Help:List-Unsubscribe:MIME-Version:Message-ID:Reply-To:Sender:Subject:To; bh=IAcpMw1sXttMAimlBVHp5Jk4ePxG2jl3fuqk+m6uu2o=; b=QyHQyetChBghjPteGiSO7xVribIr3jTf1uPIXFbLoLiC0nT2QZ1xvFiuhh9eXPgclnLmu8QW02cQzxsjdKlVQSTtsxiIZqniljwAv15pabQ2k9lasLul3NA5LKwQxfwaifuRGRqNa4VLGr+ngfp57pYqXw07ajulPP0vtNd1IPc= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of groups.io designates 66.175.222.108 as permitted sender) smtp.mailfrom=bounce+27952+75821+1787277+3901457@groups.io Received: from mail02.groups.io (mail02.groups.io [66.175.222.108]) by mx.zohomail.com with SMTPS id 162216819383246.1849385354393; Thu, 27 May 2021 19:16:33 -0700 (PDT) Return-Path: X-Received: by 127.0.0.2 with SMTP id ncTlYY1788612xQPop2DXJ4z; Thu, 27 May 2021 19:16:33 -0700 X-Received: from mail-pl1-f172.google.com (mail-pl1-f172.google.com [209.85.214.172]) by mx.groups.io with SMTP id smtpd.web09.7871.1622126481004675821 for ; Thu, 27 May 2021 07:41:21 -0700 X-Received: by mail-pl1-f172.google.com with SMTP id t21so89927plo.2 for ; Thu, 27 May 2021 07:41:20 -0700 (PDT) X-Gm-Message-State: xnx11il7dz3gydnVMbPppMS3x1787277AA= X-Google-Smtp-Source: ABdhPJyob39EkUxoYplINepyECY5mJFoxcBlZUPizUU43OzVCFc1IzYC5sY6ly44pghLjCwJREOGkQ== X-Received: by 2002:a17:90a:9704:: with SMTP id x4mr9657782pjo.202.1622126480395; Thu, 27 May 2021 07:41:20 -0700 (PDT) X-Received: from sunil-ThinkPad-T490.dc1.ventanamicro.com ([49.206.3.187]) by smtp.gmail.com with ESMTPSA id t7sm2184842pju.4.2021.05.27.07.41.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 27 May 2021 07:41:20 -0700 (PDT) From: "Sunil V L" To: devel@edk2.groups.io Cc: sunil.vl@gmail.com, Sunil V L , Abner Chang , Daniel Schaefer , Heinrich Schuchardt Subject: [edk2-devel] [PATCH] Add support for RISCV GOT/PLT relocations Date: Thu, 27 May 2021 20:11:13 +0530 Message-Id: <20210527144113.206426-1-sunilvl@ventanamicro.com> MIME-Version: 1.0 Precedence: Bulk List-Unsubscribe: List-Subscribe: List-Help: Sender: devel@edk2.groups.io List-Id: Mailing-List: list devel@edk2.groups.io; contact devel+owner@edk2.groups.io Reply-To: devel@edk2.groups.io,sunilvl@ventanamicro.com Content-Transfer-Encoding: quoted-printable DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=groups.io; q=dns/txt; s=20140610; t=1622168193; bh=586OWywiu2lSBtuPkcHU/UdPSV+eokI/bpPdR2skPdI=; h=Cc:Date:From:Reply-To:Subject:To; b=E4itR2m6DnmdzI72o+TYvBWviPEMvy+3mEzpy9g4a46/q3HNlIqdlntMFtRoJ+VMnkJ ewfWDD0v99Yy40+wTXyDMQsHugg5lInSDPHAhtMxEuDBdnkjVXoFOLNu982Raz+vgGMo+ f0rWqP/kbzKkI8bCf4m93OQqzjDOReaOTKA= X-ZohoMail-DKIM: pass (identity @groups.io) Content-Type: text/plain; charset="utf-8" Ref: https://bugzilla.tianocore.org/show_bug.cgi?id=3D3096 This patch adds support for R_RISCV_CALL_PLT and R_RISCV_GOT_HI20 relocations. Signed-off-by: Sunil V L Cc: Abner Chang Cc: Daniel Schaefer Cc: Heinrich Schuchardt Acked-by: Abner Chang Reviewed-by: Daniel Schaefer --- BaseTools/Source/C/GenFw/Elf64Convert.c | 45 +++++++++++++++++++++---- 1 file changed, 39 insertions(+), 6 deletions(-) diff --git a/BaseTools/Source/C/GenFw/Elf64Convert.c b/BaseTools/Source/C/G= enFw/Elf64Convert.c index d097db8632..d05dcf9992 100644 --- a/BaseTools/Source/C/GenFw/Elf64Convert.c +++ b/BaseTools/Source/C/GenFw/Elf64Convert.c @@ -129,6 +129,8 @@ STATIC UINT32 mDebugOffset; STATIC UINT8 *mRiscVPass1Targ =3D NULL; STATIC Elf_Shdr *mRiscVPass1Sym =3D NULL; STATIC Elf64_Half mRiscVPass1SymSecIndex =3D 0; +STATIC INT32 mRiscVPass1Offset; +STATIC INT32 mRiscVPass1GotFixup; =20 // // Initialization Function @@ -479,11 +481,11 @@ WriteSectionRiscV64 ( break; =20 case R_RISCV_32: - *(UINT32 *)Targ =3D (UINT32)((UINT64)(*(UINT32 *)Targ) - SymShdr->sh_a= ddr + mCoffSectionsOffset[Sym->st_shndx]); + *(UINT64 *)Targ =3D Sym->st_value + Rel->r_addend; break; =20 case R_RISCV_64: - *(UINT64 *)Targ =3D *(UINT64 *)Targ - SymShdr->sh_addr + mCoffSections= Offset[Sym->st_shndx]; + *(UINT64 *)Targ =3D Sym->st_value + Rel->r_addend; break; =20 case R_RISCV_HI20: @@ -533,6 +535,18 @@ WriteSectionRiscV64 ( mRiscVPass1SymSecIndex =3D 0; break; =20 + case R_RISCV_GOT_HI20: + Value =3D (Sym->st_value - Rel->r_offset); + mRiscVPass1Offset =3D RV_X(Value, 0, 12); + Value =3D RV_X(Value, 12, 20); + *(UINT32 *)Targ =3D (Value << 12) | (RV_X(*(UINT32*)Targ, 0, 12)); + + mRiscVPass1Targ =3D Targ; + mRiscVPass1Sym =3D SymShdr; + mRiscVPass1SymSecIndex =3D Sym->st_shndx; + mRiscVPass1GotFixup =3D 1; + break; + case R_RISCV_PCREL_HI20: mRiscVPass1Targ =3D Targ; mRiscVPass1Sym =3D SymShdr; @@ -545,11 +559,17 @@ WriteSectionRiscV64 ( if (mRiscVPass1Targ !=3D NULL && mRiscVPass1Sym !=3D NULL && mRiscVPas= s1SymSecIndex !=3D 0) { int i; Value2 =3D (UINT32)(RV_X(*(UINT32 *)mRiscVPass1Targ, 12, 20)); - Value =3D (UINT32)(RV_X(*(UINT32 *)Targ, 20, 12)); - if(Value & (RISCV_IMM_REACH/2)) { - Value |=3D ~(RISCV_IMM_REACH-1); + + if(mRiscVPass1GotFixup) { + Value =3D (UINT32)(mRiscVPass1Offset); + } else { + Value =3D (UINT32)(RV_X(*(UINT32 *)Targ, 20, 12)); + if(Value & (RISCV_IMM_REACH/2)) { + Value |=3D ~(RISCV_IMM_REACH-1); + } } Value =3D Value - (UINT32)mRiscVPass1Sym->sh_addr + mCoffSectionsOff= set[mRiscVPass1SymSecIndex]; + if(-2048 > (INT32)Value) { i =3D (((INT32)Value * -1) / 4096); Value2 -=3D i; @@ -569,12 +589,22 @@ WriteSectionRiscV64 ( } } =20 - *(UINT32 *)Targ =3D (RV_X(Value, 0, 12) << 20) | (RV_X(*(UINT32*)Tar= g, 0, 20)); + if(mRiscVPass1GotFixup) { + *(UINT32 *)Targ =3D (RV_X((UINT32)Value, 0, 12) << 20) + | (RV_X(*(UINT32*)Targ, 0, 20)); + /* Convert LD instruction to ADDI */ + *(UINT32 *)Targ =3D ((*(UINT32 *)Targ & ~0x707f) | 0x13); + } + else { + *(UINT32 *)Targ =3D (RV_X(Value, 0, 12) << 20) | (RV_X(*(UINT32*)T= arg, 0, 20)); + } *(UINT32 *)mRiscVPass1Targ =3D (RV_X(Value2, 0, 20)<<12) | (RV_X(*(U= INT32 *)mRiscVPass1Targ, 0, 12)); } mRiscVPass1Sym =3D NULL; mRiscVPass1Targ =3D NULL; mRiscVPass1SymSecIndex =3D 0; + mRiscVPass1Offset =3D 0; + mRiscVPass1GotFixup =3D 0; break; =20 case R_RISCV_ADD64: @@ -586,6 +616,7 @@ WriteSectionRiscV64 ( case R_RISCV_GPREL_I: case R_RISCV_GPREL_S: case R_RISCV_CALL: + case R_RISCV_CALL_PLT: case R_RISCV_RVC_BRANCH: case R_RISCV_RVC_JUMP: case R_RISCV_RELAX: @@ -1528,6 +1559,7 @@ WriteRelocations64 ( case R_RISCV_GPREL_I: case R_RISCV_GPREL_S: case R_RISCV_CALL: + case R_RISCV_CALL_PLT: case R_RISCV_RVC_BRANCH: case R_RISCV_RVC_JUMP: case R_RISCV_RELAX: @@ -1537,6 +1569,7 @@ WriteRelocations64 ( case R_RISCV_SET16: case R_RISCV_SET32: case R_RISCV_PCREL_HI20: + case R_RISCV_GOT_HI20: case R_RISCV_PCREL_LO12_I: break; =20 --=20 2.25.1 -=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D- Groups.io Links: You receive all messages sent to this group. View/Reply Online (#75821): https://edk2.groups.io/g/devel/message/75821 Mute This Topic: https://groups.io/mt/83140397/1787277 Group Owner: devel+owner@edk2.groups.io Unsubscribe: https://edk2.groups.io/g/devel/unsub [importer@patchew.org] -=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D-=3D-