From nobody Mon Apr 29 09:56:54 2024 Delivered-To: importer@patchew.org Received-SPF: none (zoho.com: 198.145.21.10 is neither permitted nor denied by domain of lists.01.org) client-ip=198.145.21.10; envelope-from=edk2-devel-bounces@lists.01.org; helo=ml01.01.org; Authentication-Results: mx.zohomail.com; dkim=fail; spf=none (zoho.com: 198.145.21.10 is neither permitted nor denied by domain of lists.01.org) smtp.mailfrom=edk2-devel-bounces@lists.01.org Return-Path: Received: from ml01.01.org (ml01.01.org [198.145.21.10]) by mx.zohomail.com with SMTPS id 1504024084859506.5047143147822; Tue, 29 Aug 2017 09:28:04 -0700 (PDT) Received: from [127.0.0.1] (localhost [IPv6:::1]) by ml01.01.org (Postfix) with ESMTP id 6871321E47D6A; Tue, 29 Aug 2017 09:25:22 -0700 (PDT) Received: from mail-wm0-x22a.google.com (mail-wm0-x22a.google.com [IPv6:2a00:1450:400c:c09::22a]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by ml01.01.org (Postfix) with ESMTPS id 65CBF21E2BE4F for ; Tue, 29 Aug 2017 09:25:20 -0700 (PDT) Received: by mail-wm0-x22a.google.com with SMTP id f13so21109733wme.1 for ; Tue, 29 Aug 2017 09:28:01 -0700 (PDT) Received: from localhost.localdomain ([105.133.189.215]) by smtp.gmail.com with ESMTPSA id 36sm2305802wrg.63.2017.08.29.09.27.56 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Tue, 29 Aug 2017 09:27:57 -0700 (PDT) X-Original-To: edk2-devel@lists.01.org DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id; bh=Bqs9ZvtS3REJBCQFhzDqKjpvPhtVpoLSv02Drt3GPdE=; b=StAkgTon6/pAooXu3E7od8o0qYml/6V7uCBAxpL+STgoLliKzv2X3qK1bRvp//xdwH vNnP4srCD/P0LRQ3zF4wNf+3s8zpw/qFhRVN7KEpsmdbrz4oDhum65XTSe+MpmtB72q4 tfT2ZgbQ20HYos6EVsyIWqEi+5P+1e1V3+eL4= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id; bh=Bqs9ZvtS3REJBCQFhzDqKjpvPhtVpoLSv02Drt3GPdE=; b=VfQc5pYoXDBMm1lUcFvuBrkp6e8vODVXBFAd+/Ap8bejjy3CnQcGTMViMR3i5AuV+8 OJwausTuLzJB83CDGHIh732B+tuAz7fgMhyadjLwqy4CALWbB0IEIayh1K9FUK8k9AVv p0rcyzQ4TwMSryk/DrqxJw8hC3o2EauCYOiux0jA3uQTL2YxJNnZakT9UF6q5JE/3+cT 5JQOicuLGPDIDBOa/ZD4ApeUIbAloaVutIxsIrJvWSoxzHYmNG/HdQtRP0XKwxyDD4Ou ooXV6pP6n7dPtALrGKI2ErDe5MZkkDkeeuhQj+uLtK+MgMYDW57CZ37HZGm2QASNJTeY otvQ== X-Gm-Message-State: AHYfb5jZy5C8k2/xCm3RdGWYIhDFPy9GtpLTHojbvmIUrHW28eROgqSE DtyKjGfiyf+/Q6oCx+2CaQ== X-Received: by 10.28.191.14 with SMTP id p14mr151300wmf.106.1504024078904; Tue, 29 Aug 2017 09:27:58 -0700 (PDT) From: Ard Biesheuvel To: edk2-devel@lists.01.org Date: Tue, 29 Aug 2017 17:27:51 +0100 Message-Id: <20170829162751.25226-1-ard.biesheuvel@linaro.org> X-Mailer: git-send-email 2.11.0 Subject: [edk2] [PATCH edk2-platforms] Platform/OverdriveBoard: move device tree compilation into build X-BeenThere: edk2-devel@lists.01.org X-Mailman-Version: 2.1.22 Precedence: list List-Id: EDK II Development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: alan@softiron.com, Ard Biesheuvel , liming.gao@intel.com, leif.lindholm@linaro.org MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Errors-To: edk2-devel-bounces@lists.01.org Sender: "edk2-devel" X-ZohoMail-DKIM: fail (Header signature does not verify) X-ZohoMail: RDKM_2 RSF_4 Z_629925259 SPT_0 Content-Type: text/plain; charset="utf-8" Use the proposed BaseTools support for device tree compilation to build the device tree binary from source at build time. Give it its own .inf and a build rule so the tools take care of everything. Contributed-under: TianoCore Contribution Agreement 1.1 Signed-off-by: Ard Biesheuvel --- Platform/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dtb = | Bin 9357 -> 0 bytes Platform/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dts = | 510 -------------------- Platform/AMD/OverdriveBoard/OverdriveBoard.dsc = | 1 + Platform/AMD/OverdriveBoard/OverdriveBoard.fdf = | 9 +- Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/OverdriveBoardDeviceT= ree.dts | 487 +++++++++++++++++++ Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/OverdriveBoardDeviceT= ree.inf | 28 ++ 6 files changed, 521 insertions(+), 514 deletions(-) diff --git a/Platform/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dtb b/Platf= orm/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dtb deleted file mode 100644 index c8e5fd980bce..000000000000 Binary files a/Platform/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dtb and /= dev/null differ diff --git a/Platform/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dts b/Platf= orm/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dts deleted file mode 100644 index 4039f666004a..000000000000 --- a/Platform/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dts +++ /dev/null @@ -1,510 +0,0 @@ -/* - * DTS file for AMD Seattle (Rev.B) Overdrive Development Board - * - * Copyright 2015 - 2016 ADVANCED MICRO DEVICES, INC. All Rights Reserve= d. - * - * This program and the accompanying materials are licensed and made avai= lable - * under the terms and conditions of the BSD License which accompanies th= is - * distribution. The full text of the license may be found at - * http://opensource.org/licenses/bsd-license.php - * - * THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, - * WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR - * IMPLIED. - * - */ - -/dts-v1/; - -/ { - model =3D "AMD Seattle (Rev.B) Development Board (Overdrive)"; - compatible =3D "amd,seattle-overdrive", "amd,seattle"; - interrupt-parent =3D <0x1>; - #address-cells =3D <0x2>; - #size-cells =3D <0x2>; - - interrupt-controller@e1101000 { - compatible =3D "arm,gic-400", "arm,cortex-a15-gic"; - interrupt-controller; - #interrupt-cells =3D <0x3>; - #address-cells =3D <0x2>; - #size-cells =3D <0x2>; - reg =3D <0x0 0xe1110000 0x0 0x1000>, - <0x0 0xe112f000 0x0 0x2000>, - <0x0 0xe1140000 0x0 0x2000>, - <0x0 0xe1160000 0x0 0x2000>; - interrupts =3D <0x1 0x9 0xf04>; - ranges =3D <0x0 0x0 0x0 0xe1100000 0x0 0x100000>; - linux,phandle =3D <0x1>; - phandle =3D <0x1>; - - v2m@e0080000 { - compatible =3D "arm,gic-v2m-frame"; - msi-controller; - reg =3D <0x0 0x80000 0x0 0x1000>; - linux,phandle =3D <0x4>; - phandle =3D <0x4>; - }; - }; - - timer { - compatible =3D "arm,armv8-timer"; - interrupts =3D <0x1 0xd 0xff04>, - <0x1 0xe 0xff04>, - <0x1 0xb 0xff04>, - <0x1 0xa 0xff04>; - }; - - smb { - compatible =3D "simple-bus"; - #address-cells =3D <0x2>; - #size-cells =3D <0x2>; - ranges; - /* - * dma-ranges is 40-bit address space containing: - * - GICv2m MSI register is at 0xe0080000 - * - DRAM range [0x8000000000 to 0xffffffffff] - */ - dma-ranges =3D <0x0 0x0 0x0 0x0 0x100 0x0>; - - clk100mhz_0 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <100000000>; - clock-output-names =3D "adl3clk_100mhz"; - }; - - clk375mhz { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <375000000>; - clock-output-names =3D "ccpclk_375mhz"; - }; - - clk333mhz { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <333000000>; - clock-output-names =3D "sataclk_333mhz"; - linux,phandle =3D <0x2>; - phandle =3D <0x2>; - }; - - clk500mhz_0 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <500000000>; - clock-output-names =3D "pcieclk_500mhz"; - }; - - clk500mhz_1 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <500000000>; - clock-output-names =3D "dmaclk_500mhz"; - }; - - clk250mhz_4 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <250000000>; - clock-output-names =3D "miscclk_250mhz"; - linux,phandle =3D <0xd>; - phandle =3D <0xd>; - }; - - clk100mhz_1 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <100000000>; - clock-output-names =3D "uartspiclk_100mhz"; - linux,phandle =3D <0x3>; - phandle =3D <0x3>; - }; - - sata0_smmu: smmu@e0200000 { - compatible =3D "arm,mmu-401"; - reg =3D <0 0xe0200000 0 0x10000>; - #global-interrupts =3D <1>; - interrupts =3D /* Uses combined intr for both - * global and context - */ - <0 332 4>, - <0 332 4>; - #iommu-cells =3D <2>; - dma-coherent; - }; - - sata1_smmu: smmu@e0c00000 { - compatible =3D "arm,mmu-401"; - reg =3D <0 0xe0c00000 0 0x10000>; - #global-interrupts =3D <1>; - interrupts =3D /* Uses combined intr for both - * global and context - */ - <0 331 4>, - <0 331 4>; - #iommu-cells =3D <2>; - dma-coherent; - }; - - sata@e0300000 { - compatible =3D "snps,dwc-ahci"; - reg =3D <0x0 0xe0300000 0x0 0xf0000>; - interrupts =3D <0x0 0x163 0x4>; - clocks =3D <0x2>; - dma-coherent; - iommus =3D <&sata0_smmu 0x00 0x1f>; /* 0-31 */ - }; - - sata@e0d00000 { - status =3D "disabled"; - compatible =3D "snps,dwc-ahci"; - reg =3D <0x0 0xe0d00000 0x0 0xf0000>; - interrupts =3D <0x0 0x162 0x4>; - clocks =3D <0x2>; - dma-coherent; - iommus =3D <&sata1_smmu 0x00 0x1f>; /* 0-31 */ - }; - - i2c@e1000000 { - compatible =3D "snps,designware-i2c"; - reg =3D <0x0 0xe1000000 0x0 0x1000>; - interrupts =3D <0x0 0x165 0x4>; - clocks =3D <0xd>; - }; - - i2c@e0050000 { - compatible =3D "snps,designware-i2c"; - reg =3D <0x0 0xe0050000 0x0 0x1000>; - interrupts =3D <0x0 0x154 0x4>; - clocks =3D <0xd>; - }; - - serial@e1010000 { - compatible =3D "arm,pl011", "arm,primecell"; - reg =3D <0x0 0xe1010000 0x0 0x1000>; - interrupts =3D <0x0 0x148 0x4>; - clocks =3D <0x3 0x3>; - clock-names =3D "uartclk", "apb_pclk"; - }; - - ssp@e1020000 { - compatible =3D "arm,pl022", "arm,primecell"; - reg =3D <0x0 0xe1020000 0x0 0x1000>; - spi-controller; - interrupts =3D <0x0 0x14a 0x4>; - clocks =3D <0x3>; - clock-names =3D "apb_pclk"; - }; - - ssp@e1030000 { - compatible =3D "arm,pl022", "arm,primecell"; - reg =3D <0x0 0xe1030000 0x0 0x1000>; - spi-controller; - interrupts =3D <0x0 0x149 0x4>; - clocks =3D <0x3>; - clock-names =3D "apb_pclk"; - num-cs =3D <0x1>; - #address-cells =3D <0x1>; - #size-cells =3D <0x0>; - - sdcard@0 { - compatible =3D "mmc-spi-slot"; - reg =3D <0x0>; - spi-max-frequency =3D <20000000>; - voltage-ranges =3D <3200 3400>; - pl022,hierarchy =3D <0x0>; - pl022,interface =3D <0x0>; - pl022,com-mode =3D <0x0>; - pl022,rx-level-trig =3D <0x0>; - pl022,tx-level-trig =3D <0x0>; - }; - }; - - gpio@e1050000 { /* [0 : 7] */ - compatible =3D "arm,pl061", "arm,primecell"; - #gpio-cells =3D <0x2>; - reg =3D <0x0 0xe1050000 0x0 0x1000>; - gpio-controller; - interrupt-controller; - #interrupt-cells =3D <0x2>; - interrupts =3D <0x0 0x166 0x4>; - clocks =3D <0x3>; - clock-names =3D "apb_pclk"; - }; - - gpio@e0020000 { /* [8 : 15] */ - status =3D "disabled"; - compatible =3D "arm,pl061", "arm,primecell"; - #gpio-cells =3D <0x2>; - reg =3D <0x0 0xe0020000 0x0 0x1000>; - gpio-controller; - interrupt-controller; - #interrupt-cells =3D <0x2>; - interrupts =3D <0x0 0x16e 0x4>; - clocks =3D <0x3>; - clock-names =3D "apb_pclk"; - }; - - gpio@e0030000 { /* [16 : 23] */ - status =3D "disabled"; - compatible =3D "arm,pl061", "arm,primecell"; - #gpio-cells =3D <0x2>; - reg =3D <0x0 0xe0030000 0x0 0x1000>; - gpio-controller; - interrupt-controller; - #interrupt-cells =3D <0x2>; - interrupts =3D <0x0 0x16d 0x4>; - clocks =3D <0x3>; - clock-names =3D "apb_pclk"; - }; - - gpio@e0080000 { /* [24] */ - compatible =3D "arm,pl061", "arm,primecell"; - #gpio-cells =3D <0x2>; - reg =3D <0x0 0xe0080000 0x0 0x1000>; - gpio-controller; - interrupt-controller; - #interrupt-cells =3D <0x2>; - interrupts =3D <0x0 0x169 0x4>; - clocks =3D <0x3>; - clock-names =3D "apb_pclk"; - }; - - ccp: ccp@e0100000 { - compatible =3D "amd,ccp-seattle-v1a"; - reg =3D <0x0 0xe0100000 0x0 0x10000>; - interrupts =3D <0x0 0x3 0x4>; - dma-coherent; - amd,zlib-support =3D <0x1>; - }; - - pcie: pcie@f0000000 { - compatible =3D "pci-host-ecam-generic"; - #address-cells =3D <0x3>; - #size-cells =3D <0x2>; - #interrupt-cells =3D <0x1>; - iommu-map =3D <0x0 &pcie_smmu 0x0 0x10000>; - device_type =3D "pci"; - bus-range =3D <0x0 0x7f>; - msi-parent =3D <0x4>; - reg =3D <0x0 0xf0000000 0x0 0x10000000>; - interrupt-map-mask =3D <0xff00 0x0 0x0 0x7>; - interrupt-map =3D <0x1100 0x0 0x0 0x1 0x1 0x0 0x0 0x0 0x120 0x1>, - <0x1100 0x0 0x0 0x2 0x1 0x0 0x0 0x0 0x121 0x1>, - <0x1100 0x0 0x0 0x3 0x1 0x0 0x0 0x0 0x122 0x1>, - <0x1100 0x0 0x0 0x4 0x1 0x0 0x0 0x0 0x123 0x1>, - - <0x1200 0x0 0x0 0x1 0x1 0x0 0x0 0x0 0x124 0x1>, - <0x1200 0x0 0x0 0x2 0x1 0x0 0x0 0x0 0x125 0x1>, - <0x1200 0x0 0x0 0x3 0x1 0x0 0x0 0x0 0x126 0x1>, - <0x1200 0x0 0x0 0x4 0x1 0x0 0x0 0x0 0x127 0x1>, - - <0x1300 0x0 0x0 0x1 0x1 0x0 0x0 0x0 0x128 0x1>, - <0x1300 0x0 0x0 0x2 0x1 0x0 0x0 0x0 0x129 0x1>, - <0x1300 0x0 0x0 0x3 0x1 0x0 0x0 0x0 0x12a 0x1>, - <0x1300 0x0 0x0 0x4 0x1 0x0 0x0 0x0 0x12b 0x1>; - dma-coherent; - dma-ranges =3D <0x43000000 0x0 0x0 0x0 0x0 0x100 0x0>; - ranges =3D <0x1000000 0x0 0x00000000 0x0 0xefff0000 0x00 0x00010000>, /= * I/O Memory (size=3D64K) */ - <0x2000000 0x0 0x40000000 0x0 0x40000000 0x00 0x80000000>, /* 32-bit = MMIO (size=3D2G) */ - <0x3000000 0x1 0x00000000 0x1 0x00000000 0x7f 0x00000000>; /* 64-bit = MMIO (size=3D 124G) */ - }; - - pcie_smmu: smmu@e0a00000 { - compatible =3D "arm,mmu-401"; - reg =3D <0 0xe0a00000 0 0x10000>; - #global-interrupts =3D <1>; - interrupts =3D /* Uses combined intr for both - * global and context - */ - <0 333 4>, - <0 333 4>; - #iommu-cells =3D <1>; - dma-coherent; - }; - - ccn@0xe8000000 { - compatible =3D "arm,ccn-504"; - reg =3D <0x0 0xe8000000 0x0 0x1000000>; - interrupts =3D <0x0 0x17c 0x4>; - }; - - gwdt@e0bb0000 { - status =3D "disabled"; - compatible =3D "arm,sbsa-gwdt"; - reg =3D <0x0 0xe0bb0000 0x0 0x10000 - 0x0 0xe0bc0000 0x0 0x10000>; - reg-names =3D "refresh", "control"; - interrupts =3D <0x0 0x151 0x4>; - interrupt-names =3D "ws0"; - }; - - kcs@e0010000 { - status =3D "disabled"; - compatible =3D "ipmi-kcs"; - device_type =3D "ipmi"; - reg =3D <0x0 0xe0010000 0 0x8>; - interrupts =3D <0 389 4>; - interrupt-names =3D "ipmi_kcs"; - reg-size =3D <1>; - reg-spacing =3D <4>; - }; - - clk250mhz_0 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <250000000>; - clock-output-names =3D "xgmacclk0_dma_250mhz"; - linux,phandle =3D <0x5>; - phandle =3D <0x5>; - }; - - clk250mhz_1 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <250000000>; - clock-output-names =3D "xgmacclk0_ptp_250mhz"; - linux,phandle =3D <0x6>; - phandle =3D <0x6>; - }; - - clk250mhz_2 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <250000000>; - clock-output-names =3D "xgmacclk1_dma_250mhz"; - linux,phandle =3D <0x7>; - phandle =3D <0x7>; - }; - - clk250mhz_3 { - compatible =3D "fixed-clock"; - #clock-cells =3D <0x0>; - clock-frequency =3D <250000000>; - clock-output-names =3D "xgmacclk1_ptp_250mhz"; - linux,phandle =3D <0x8>; - phandle =3D <0x8>; - }; - - phy@e1240800 { - status =3D "disabled"; - compatible =3D "amd,xgbe-phy-seattle-v1a"; - reg =3D <0x0 0xe1240800 0x0 0x0400>, /* SERDES RX/TX0 */ - <0x0 0xe1250000 0x0 0x0060>, /* SERDES IR 1/2 */ - <0x0 0xe12500f8 0x0 0x0004>; /* SERDES IR 2/2 */ - interrupts =3D <0x0 0x143 0x4>; - amd,speed-set =3D <0x0>; - amd,serdes-blwc =3D <0x1 0x1 0x0>; - amd,serdes-cdr-rate =3D <0x2 0x2 0x7>; - amd,serdes-pq-skew =3D <0xa 0xa 0x12>; - amd,serdes-tx-amp =3D <0xf 0xf 0xa>; - amd,serdes-dfe-tap-config =3D <0x3 0x3 0x1>; - amd,serdes-dfe-tap-enable =3D <0x0 0x0 0x7f>; - linux,phandle =3D <0x9>; - phandle =3D <0x9>; - }; - - phy@e1240c00 { - status =3D "disabled"; - compatible =3D "amd,xgbe-phy-seattle-v1a"; - reg =3D <0x0 0xe1240c00 0x0 0x0400>, /* SERDES RX/TX0 */ - <0x0 0xe1250080 0x0 0x0060>, /* SERDES IR 1/2 */ - <0x0 0xe12500fc 0x0 0x0004>; /* SERDES IR 2/2 */ - interrupts =3D <0x0 0x142 0x4>; - amd,speed-set =3D <0x0>; - amd,serdes-blwc =3D <0x1 0x1 0x0>; - amd,serdes-cdr-rate =3D <0x2 0x2 0x7>; - amd,serdes-pq-skew =3D <0xa 0xa 0x12>; - amd,serdes-tx-amp =3D <0xf 0xf 0xa>; - amd,serdes-dfe-tap-config =3D <0x3 0x3 0x1>; - amd,serdes-dfe-tap-enable =3D <0x0 0x0 0x7f>; - linux,phandle =3D <0xa>; - phandle =3D <0xa>; - }; - - xgmac0_smmu: smmu@e0600000 { - compatible =3D "arm,mmu-401"; - reg =3D <0 0xe0600000 0 0x10000>; - #global-interrupts =3D <1>; - interrupts =3D /* Uses combined intr for both - * global and context - */ - <0 336 4>, - <0 336 4>; - #iommu-cells =3D <2>; - dma-coherent; - }; - - xgmac1_smmu: smmu@e0800000 { - compatible =3D "arm,mmu-401"; - reg =3D <0 0xe0800000 0 0x10000>; - #global-interrupts =3D <1>; - interrupts =3D /* Uses combined intr for both - * global and context - */ - <0 335 4>, - <0 335 4>; - #iommu-cells =3D <2>; - dma-coherent; - }; - - xgmac@e0700000 { - status =3D "disabled"; - compatible =3D "amd,xgbe-seattle-v1a"; - reg =3D <0x0 0xe0700000 0x0 0x80000 0x0 0xe0780000 0x0 0x80000>; - interrupts =3D <0x0 0x145 0x4>, - <0x0 0x15a 0x1>, - <0x0 0x15b 0x1>, - <0x0 0x15c 0x1>, - <0x0 0x15d 0x1>; - amd,per-channel-interrupt; - mac-address =3D [02 a1 a2 a3 a4 a5]; - clocks =3D <0x5 0x6>; - clock-names =3D "dma_clk", "ptp_clk"; - phy-handle =3D <0x9>; - phy-mode =3D "xgmii"; - dma-coherent; - iommus =3D <&xgmac0_smmu 0x00 0x1f>; /* 0-31 */ - linux,phandle =3D <0xb>; - phandle =3D <0xb>; - }; - - xgmac@e0900000 { - status =3D "disabled"; - compatible =3D "amd,xgbe-seattle-v1a"; - reg =3D <0x0 0xe0900000 0x0 0x80000 0x0 0xe0980000 0x0 0x80000>; - interrupts =3D <0x0 0x144 0x4>, - <0x0 0x155 0x1>, - <0x0 0x156 0x1>, - <0x0 0x157 0x1>, - <0x0 0x158 0x1>; - amd,per-channel-interrupt; - mac-address =3D [02 b1 b2 b3 b4 b5]; - clocks =3D <0x7 0x8>; - clock-names =3D "dma_clk", "ptp_clk"; - phy-handle =3D <0xa>; - phy-mode =3D "xgmii"; - dma-coherent; - iommus =3D <&xgmac1_smmu 0x00 0x1f>; /* 0-31 */ - linux,phandle =3D <0xc>; - phandle =3D <0xc>; - }; - }; - - chosen { - stdout-path =3D "/smb/serial@e1010000"; - /* Note: - * Linux support for pci-probe-only DT is not - * stable. Disable this for now and let Linux - * take care of the resource assignment. - */ - // linux,pci-probe-only; - }; - - psci { - compatible =3D "arm,psci-0.2", "arm,psci"; - method =3D "smc"; - }; -}; diff --git a/Platform/AMD/OverdriveBoard/OverdriveBoard.dsc b/Platform/AMD/= OverdriveBoard/OverdriveBoard.dsc index bc69c586e929..081a4f3cd002 100644 --- a/Platform/AMD/OverdriveBoard/OverdriveBoard.dsc +++ b/Platform/AMD/OverdriveBoard/OverdriveBoard.dsc @@ -600,6 +600,7 @@ DEFINE DO_FLASHER =3D FALSE # # FDT support # + Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/OverdriveBoardDevic= eTree.inf EmbeddedPkg/Drivers/DtPlatformDxe/DtPlatformDxe.inf { FdtLib|EmbeddedPkg/Library/FdtLib/FdtLib.inf diff --git a/Platform/AMD/OverdriveBoard/OverdriveBoard.fdf b/Platform/AMD/= OverdriveBoard/OverdriveBoard.fdf index 23e57befcdd9..aa2a1a6fa053 100644 --- a/Platform/AMD/OverdriveBoard/OverdriveBoard.fdf +++ b/Platform/AMD/OverdriveBoard/OverdriveBoard.fdf @@ -145,10 +145,7 @@ READ_LOCK_STATUS =3D TRUE # FDT support # INF EmbeddedPkg/Drivers/DtPlatformDxe/DtPlatformDxe.inf - - FILE FREEFORM =3D 25462CDA-221F-47DF-AC1D-259CFAA4E326 { - SECTION RAW =3D Platform/AMD/OverdriveBoard/FdtBlob/styx-overdrive.dtb - } + INF RuleOverride =3D DTB Platform/AMD/OverdriveBoard/OverdriveBoardDevic= eTree/OverdriveBoardDeviceTree.inf =20 # # PCI support @@ -413,3 +410,7 @@ READ_LOCK_STATUS =3D TRUE RAW ASL |.aml } =20 +[Rule.Common.USER_DEFINED.DTB] + FILE FREEFORM =3D $(NAMED_GUID) { + RAW BIN |.dtb + } diff --git a/Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/Overdrive= BoardDeviceTree.dts b/Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/= OverdriveBoardDeviceTree.dts new file mode 100644 index 000000000000..2c05fdbb8b71 --- /dev/null +++ b/Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/OverdriveBoardDe= viceTree.dts @@ -0,0 +1,487 @@ +/* + * DTS file for AMD Seattle (Rev.B) Overdrive Development Board + * + * Copyright 2015 - 2016 ADVANCED MICRO DEVICES, INC. All Rights Reserve= d. + * Copyright 2015 - 2017 Linaro, Ltd. All Rights Reserved. + * + * This program and the accompanying materials are licensed and made avai= lable + * under the terms and conditions of the BSD License which accompanies th= is + * distribution. The full text of the license may be found at + * http://opensource.org/licenses/bsd-license.php + * + * THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, + * WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR + * IMPLIED. + * + */ + +#define GIC_SPI 0 +#define GIC_PPI 1 + +#define IRQ_TYPE_NONE 0 +#define IRQ_TYPE_EDGE_RISING 1 +#define IRQ_TYPE_EDGE_FALLING 2 +#define IRQ_TYPE_LEVEL_HIGH 4 +#define IRQ_TYPE_LEVEL_LOW 8 + +#define GIC_CPU_MASK(num) (((1 << (num)) - 1) << 8) + +/dts-v1/; + +/ { + model =3D "AMD Seattle (Rev.B) Development Board (Overdrive)"; + compatible =3D "amd,seattle-overdrive", "amd,seattle"; + interrupt-parent =3D <&gic>; + #address-cells =3D <0x2>; + #size-cells =3D <0x2>; + + gic: interrupt-controller@e1101000 { + compatible =3D "arm,gic-400", "arm,cortex-a15-gic"; + interrupt-controller; + #interrupt-cells =3D <0x3>; + #address-cells =3D <0x2>; + #size-cells =3D <0x2>; + reg =3D <0x0 0xe1110000 0x0 0x1000>, + <0x0 0xe112f000 0x0 0x2000>, + <0x0 0xe1140000 0x0 0x2000>, + <0x0 0xe1160000 0x0 0x2000>; + interrupts =3D ; + ranges =3D <0x0 0x0 0x0 0xe1100000 0x0 0x100000>; + + msi: v2m@e0080000 { + compatible =3D "arm,gic-v2m-frame"; + reg =3D <0x0 0x80000 0x0 0x1000>; + msi-controller; + }; + }; + + timer { + compatible =3D "arm,armv8-timer"; + interrupts =3D , + , + , + ; + }; + + smb { + compatible =3D "simple-bus"; + #address-cells =3D <0x2>; + #size-cells =3D <0x2>; + ranges; + /* + * dma-ranges is 40-bit address space containing: + * - GICv2m MSI register is at 0xe0080000 + * - DRAM range [0x8000000000 to 0xffffffffff] + */ + dma-ranges =3D <0x0 0x0 0x0 0x0 0x100 0x0>; + + adl3clk: clk100mhz_0 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <100000000>; + clock-output-names =3D "adl3clk_100mhz"; + }; + + ccpclk: clk375mhz { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <375000000>; + clock-output-names =3D "ccpclk_375mhz"; + }; + + sataclk: clk333mhz { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <333000000>; + clock-output-names =3D "sataclk_333mhz"; + }; + + pcieclk: clk500mhz_0 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <500000000>; + clock-output-names =3D "pcieclk_500mhz"; + }; + + dmaclk: clk500mhz_1 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <500000000>; + clock-output-names =3D "dmaclk_500mhz"; + }; + + miscclk: clk250mhz_4 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <250000000>; + clock-output-names =3D "miscclk_250mhz"; + }; + + uartspiclk: clk100mhz_1 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <100000000>; + clock-output-names =3D "uartspiclk_100mhz"; + }; + + sata0_smmu: smmu@e0200000 { + compatible =3D "arm,mmu-401"; + reg =3D <0 0xe0200000 0 0x10000>; + + /* Uses combined intr for both global and context */ + #global-interrupts =3D <1>; + interrupts =3D , + ; + #iommu-cells =3D <2>; + dma-coherent; + }; + + sata1_smmu: smmu@e0c00000 { + compatible =3D "arm,mmu-401"; + reg =3D <0 0xe0c00000 0 0x10000>; + + /* Uses combined intr for both global and context */ + #global-interrupts =3D <1>; + interrupts =3D , + ; + #iommu-cells =3D <2>; + dma-coherent; + }; + + sata@e0300000 { + compatible =3D "snps,dwc-ahci"; + reg =3D <0x0 0xe0300000 0x0 0xf0000>; + interrupts =3D ; + clocks =3D <&sataclk>; + dma-coherent; + iommus =3D <&sata0_smmu 0x00 0x1f>; /* 0-31 */ + }; + + sata@e0d00000 { + status =3D "disabled"; + compatible =3D "snps,dwc-ahci"; + reg =3D <0x0 0xe0d00000 0x0 0xf0000>; + interrupts =3D ; + clocks =3D <&sataclk>; + dma-coherent; + iommus =3D <&sata1_smmu 0x00 0x1f>; /* 0-31 */ + }; + + i2c@e1000000 { + compatible =3D "snps,designware-i2c"; + reg =3D <0x0 0xe1000000 0x0 0x1000>; + interrupts =3D ; + clocks =3D <&miscclk>; + }; + + i2c@e0050000 { + compatible =3D "snps,designware-i2c"; + reg =3D <0x0 0xe0050000 0x0 0x1000>; + interrupts =3D ; + clocks =3D <&miscclk>; + }; + + serial@e1010000 { + compatible =3D "arm,pl011", "arm,primecell"; + reg =3D <0x0 0xe1010000 0x0 0x1000>; + interrupts =3D ; + clocks =3D <&uartspiclk &uartspiclk>; + clock-names =3D "uartclk", "apb_pclk"; + }; + + ssp@e1020000 { + compatible =3D "arm,pl022", "arm,primecell"; + reg =3D <0x0 0xe1020000 0x0 0x1000>; + spi-controller; + interrupts =3D ; + clocks =3D <&uartspiclk>; + clock-names =3D "apb_pclk"; + }; + + ssp@e1030000 { + compatible =3D "arm,pl022", "arm,primecell"; + reg =3D <0x0 0xe1030000 0x0 0x1000>; + spi-controller; + interrupts =3D ; + clocks =3D <&uartspiclk>; + clock-names =3D "apb_pclk"; + num-cs =3D <0x1>; + #address-cells =3D <0x1>; + #size-cells =3D <0x0>; + + sdcard@0 { + compatible =3D "mmc-spi-slot"; + reg =3D <0x0>; + spi-max-frequency =3D <20000000>; + voltage-ranges =3D <3200 3400>; + pl022,hierarchy =3D <0x0>; + pl022,interface =3D <0x0>; + pl022,com-mode =3D <0x0>; + pl022,rx-level-trig =3D <0x0>; + pl022,tx-level-trig =3D <0x0>; + }; + }; + + gpio@e1050000 { /* [0 : 7] */ + compatible =3D "arm,pl061", "arm,primecell"; + #gpio-cells =3D <0x2>; + reg =3D <0x0 0xe1050000 0x0 0x1000>; + gpio-controller; + interrupt-controller; + #interrupt-cells =3D <0x2>; + interrupts =3D ; + clocks =3D <&uartspiclk>; + clock-names =3D "apb_pclk"; + }; + + gpio@e0020000 { /* [8 : 15] */ + status =3D "disabled"; + compatible =3D "arm,pl061", "arm,primecell"; + #gpio-cells =3D <0x2>; + reg =3D <0x0 0xe0020000 0x0 0x1000>; + gpio-controller; + interrupt-controller; + #interrupt-cells =3D <0x2>; + interrupts =3D ; + clocks =3D <&uartspiclk>; + clock-names =3D "apb_pclk"; + }; + + gpio@e0030000 { /* [16 : 23] */ + status =3D "disabled"; + compatible =3D "arm,pl061", "arm,primecell"; + #gpio-cells =3D <0x2>; + reg =3D <0x0 0xe0030000 0x0 0x1000>; + gpio-controller; + interrupt-controller; + #interrupt-cells =3D <0x2>; + interrupts =3D ; + clocks =3D <&uartspiclk>; + clock-names =3D "apb_pclk"; + }; + + gpio@e0080000 { /* [24] */ + compatible =3D "arm,pl061", "arm,primecell"; + #gpio-cells =3D <0x2>; + reg =3D <0x0 0xe0080000 0x0 0x1000>; + gpio-controller; + interrupt-controller; + #interrupt-cells =3D <0x2>; + interrupts =3D ; + clocks =3D <&uartspiclk>; + clock-names =3D "apb_pclk"; + }; + + ccp: ccp@e0100000 { + compatible =3D "amd,ccp-seattle-v1a"; + reg =3D <0x0 0xe0100000 0x0 0x10000>; + interrupts =3D ; + dma-coherent; + amd,zlib-support =3D <0x1>; + }; + + pcie: pcie@f0000000 { + compatible =3D "pci-host-ecam-generic"; + #address-cells =3D <0x3>; + #size-cells =3D <0x2>; + #interrupt-cells =3D <0x1>; + iommu-map =3D <0x0 &pcie_smmu 0x0 0x10000>; + device_type =3D "pci"; + bus-range =3D <0x0 0x7f>; + msi-parent =3D <&msi>; + reg =3D <0x0 0xf0000000 0x0 0x10000000>; + interrupt-map-mask =3D <0xff00 0x0 0x0 0x7>; + interrupt-map =3D <0x1100 0x0 0x0 0x1 &gic 0x0 0x0 GIC_SPI 0x120 IRQ= _TYPE_LEVEL_HIGH>, + <0x1100 0x0 0x0 0x2 &gic 0x0 0x0 GIC_SPI 0x121 IRQ_T= YPE_LEVEL_HIGH>, + <0x1100 0x0 0x0 0x3 &gic 0x0 0x0 GIC_SPI 0x122 IRQ_T= YPE_LEVEL_HIGH>, + <0x1100 0x0 0x0 0x4 &gic 0x0 0x0 GIC_SPI 0x123 IRQ_T= YPE_LEVEL_HIGH>, + + <0x1200 0x0 0x0 0x1 &gic 0x0 0x0 GIC_SPI 0x124 IRQ_T= YPE_LEVEL_HIGH>, + <0x1200 0x0 0x0 0x2 &gic 0x0 0x0 GIC_SPI 0x125 IRQ_T= YPE_LEVEL_HIGH>, + <0x1200 0x0 0x0 0x3 &gic 0x0 0x0 GIC_SPI 0x126 IRQ_T= YPE_LEVEL_HIGH>, + <0x1200 0x0 0x0 0x4 &gic 0x0 0x0 GIC_SPI 0x127 IRQ_T= YPE_LEVEL_HIGH>, + + <0x1300 0x0 0x0 0x1 &gic 0x0 0x0 GIC_SPI 0x128 IRQ_T= YPE_LEVEL_HIGH>, + <0x1300 0x0 0x0 0x2 &gic 0x0 0x0 GIC_SPI 0x129 IRQ_T= YPE_LEVEL_HIGH>, + <0x1300 0x0 0x0 0x3 &gic 0x0 0x0 GIC_SPI 0x12a IRQ_T= YPE_LEVEL_HIGH>, + <0x1300 0x0 0x0 0x4 &gic 0x0 0x0 GIC_SPI 0x12b IRQ_T= YPE_LEVEL_HIGH>; + dma-coherent; + dma-ranges =3D <0x43000000 0x0 0x0 0x0 0x0 0x100 0x0>; + ranges =3D <0x1000000 0x0 0x00000000 0x0 0xefff0000 0x00 0x00010000>= , /* I/O Memory (size=3D64K) */ + <0x2000000 0x0 0x40000000 0x0 0x40000000 0x00 0x80000000>, = /* 32-bit MMIO (size=3D2G) */ + <0x3000000 0x1 0x00000000 0x1 0x00000000 0x7f 0x00000000>; = /* 64-bit MMIO (size=3D 124G) */ + }; + + pcie_smmu: smmu@e0a00000 { + compatible =3D "arm,mmu-401"; + reg =3D <0 0xe0a00000 0 0x10000>; + + /* Uses combined intr for both global and context */ + #global-interrupts =3D <1>; + interrupts =3D , + ; + #iommu-cells =3D <1>; + dma-coherent; + }; + + ccn@0xe8000000 { + compatible =3D "arm,ccn-504"; + reg =3D <0x0 0xe8000000 0x0 0x1000000>; + interrupts =3D ; + }; + + gwdt@e0bb0000 { + status =3D "disabled"; + compatible =3D "arm,sbsa-gwdt"; + reg =3D <0x0 0xe0bb0000 0x0 0x10000 + 0x0 0xe0bc0000 0x0 0x10000>; + reg-names =3D "refresh", "control"; + interrupts =3D ; + interrupt-names =3D "ws0"; + }; + + kcs@e0010000 { + status =3D "disabled"; + compatible =3D "ipmi-kcs"; + device_type =3D "ipmi"; + reg =3D <0x0 0xe0010000 0 0x8>; + interrupts =3D ; + interrupt-names =3D "ipmi_kcs"; + reg-size =3D <1>; + reg-spacing =3D <4>; + }; + + xgmacclk0_dma: clk250mhz_0 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <250000000>; + clock-output-names =3D "xgmacclk0_dma_250mhz"; + }; + + xgmacclk0_ptp: clk250mhz_1 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <250000000>; + clock-output-names =3D "xgmacclk0_ptp_250mhz"; + }; + + xgmacclk1_dma: clk250mhz_2 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <250000000>; + clock-output-names =3D "xgmacclk1_dma_250mhz"; + }; + + xgmacclk1_ptp: clk250mhz_3 { + compatible =3D "fixed-clock"; + #clock-cells =3D <0x0>; + clock-frequency =3D <250000000>; + clock-output-names =3D "xgmacclk1_ptp_250mhz"; + }; + + xgmac0_phy: phy@e1240800 { + compatible =3D "amd,xgbe-phy-seattle-v1a"; + reg =3D <0x0 0xe1240800 0x0 0x0400>, /* SERDES RX/TX0 */ + <0x0 0xe1250000 0x0 0x0060>, /* SERDES IR 1/2 */ + <0x0 0xe12500f8 0x0 0x0004>; /* SERDES IR 2/2 */ + interrupts =3D ; + amd,speed-set =3D <0x0>; + amd,serdes-blwc =3D <0x1 0x1 0x0>; + amd,serdes-cdr-rate =3D <0x2 0x2 0x7>; + amd,serdes-pq-skew =3D <0xa 0xa 0x12>; + amd,serdes-tx-amp =3D <0xf 0xf 0xa>; + amd,serdes-dfe-tap-config =3D <0x3 0x3 0x1>; + amd,serdes-dfe-tap-enable =3D <0x0 0x0 0x7f>; + status =3D "disabled"; + }; + + xgmac1_phy: phy@e1240c00 { + compatible =3D "amd,xgbe-phy-seattle-v1a"; + reg =3D <0x0 0xe1240c00 0x0 0x0400>, /* SERDES RX/TX0 */ + <0x0 0xe1250080 0x0 0x0060>, /* SERDES IR 1/2 */ + <0x0 0xe12500fc 0x0 0x0004>; /* SERDES IR 2/2 */ + interrupts =3D ; + amd,speed-set =3D <0x0>; + amd,serdes-blwc =3D <0x1 0x1 0x0>; + amd,serdes-cdr-rate =3D <0x2 0x2 0x7>; + amd,serdes-pq-skew =3D <0xa 0xa 0x12>; + amd,serdes-tx-amp =3D <0xf 0xf 0xa>; + amd,serdes-dfe-tap-config =3D <0x3 0x3 0x1>; + amd,serdes-dfe-tap-enable =3D <0x0 0x0 0x7f>; + status =3D "disabled"; + }; + + xgmac0_smmu: smmu@e0600000 { + compatible =3D "arm,mmu-401"; + reg =3D <0 0xe0600000 0 0x10000>; + + /* Uses combined intr for both global and context */ + #global-interrupts =3D <1>; + interrupts =3D , + ; + #iommu-cells =3D <2>; + dma-coherent; + }; + + xgmac1_smmu: smmu@e0800000 { + compatible =3D "arm,mmu-401"; + reg =3D <0 0xe0800000 0 0x10000>; + + /* Uses combined intr for both global and context */ + #global-interrupts =3D <1>; + interrupts =3D , + ; + #iommu-cells =3D <2>; + dma-coherent; + }; + + xgmac@e0700000 { + compatible =3D "amd,xgbe-seattle-v1a"; + reg =3D <0x0 0xe0700000 0x0 0x80000 0x0 0xe0780000 0x0 0x80000>; + interrupts =3D , + , + , + , + ; + amd,per-channel-interrupt; + mac-address =3D [02 a1 a2 a3 a4 a5]; + clocks =3D <&xgmacclk0_dma &xgmacclk0_ptp>; + clock-names =3D "dma_clk", "ptp_clk"; + phy-handle =3D <&xgmac0_phy>; + phy-mode =3D "xgmii"; + + iommus =3D <&xgmac0_smmu 0x00 0x1f>; /* 0-31 */ + dma-coherent; + status =3D "disabled"; + }; + + xgmac@e0900000 { + compatible =3D "amd,xgbe-seattle-v1a"; + reg =3D <0x0 0xe0900000 0x0 0x80000 0x0 0xe0980000 0x0 0x80000>; + interrupts =3D , + , + , + , + ; + amd,per-channel-interrupt; + mac-address =3D [02 b1 b2 b3 b4 b5]; + clocks =3D <&xgmacclk1_dma &xgmacclk1_ptp>; + clock-names =3D "dma_clk", "ptp_clk"; + phy-handle =3D <&xgmac1_phy>; + phy-mode =3D "xgmii"; + + iommus =3D <&xgmac1_smmu 0x00 0x1f>; /* 0-31 */ + dma-coherent; + status =3D "disabled"; + }; + }; + + chosen { + stdout-path =3D "/smb/serial@e1010000"; + }; + + psci { + compatible =3D "arm,psci-0.2", "arm,psci"; + method =3D "smc"; + }; +}; diff --git a/Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/Overdrive= BoardDeviceTree.inf b/Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/= OverdriveBoardDeviceTree.inf new file mode 100644 index 000000000000..9ecf993cafac --- /dev/null +++ b/Platform/AMD/OverdriveBoard/OverdriveBoardDeviceTree/OverdriveBoardDe= viceTree.inf @@ -0,0 +1,28 @@ +## @file +# +# Device tree description of the AMD Seattle Overdrive platform +# +# Copyright (c) 2017, Linaro Ltd. All rights reserved. +# +# This program and the accompanying materials +# are licensed and made available under the terms and conditions of the B= SD License +# which accompanies this distribution. The full text of the license may = be found at +# http://opensource.org/licenses/bsd-license.php +# +# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, +# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IM= PLIED. +# +## + +[Defines] + INF_VERSION =3D 0x00010019 + BASE_NAME =3D OverdriveBoardDeviceTree + FILE_GUID =3D 25462CDA-221F-47DF-AC1D-259CFAA4E326 # gDtPl= atformDefaultDtbFileGuid + MODULE_TYPE =3D USER_DEFINED + VERSION_STRING =3D 1.0 + +[Sources] + OverdriveBoardDeviceTree.dts + +[Packages] + MdePkg/MdePkg.dec --=20 2.11.0 _______________________________________________ edk2-devel mailing list edk2-devel@lists.01.org https://lists.01.org/mailman/listinfo/edk2-devel